JAJSF34B November 2017 – May 2022 DLPC120-Q1
PRODUCTION DATA
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
MIN | MAX | UNIT | |||
---|---|---|---|---|---|
ƒclock | Clock frequency, PCLK(1) | 3.1 | 40.0 | MHz | |
tp_clkper | Clock period, PCLK | VIH/VIL | 25.0 | 320.0 | ns |
tp_wh | Pulse width low, PCLK | VIH/VIL | 6.0 | ns | |
tp_wl | Pulse width high, PCLK | VIH/VIL | 6.0 | ns | |
tp_su | Setup time - HSYNC, DATEN, PDATA(23:0) valid before the active edge of PCLK(2) | VIH/VIL | 2.0 | ns | |
tp_h | Hold time - HSYNC, DATEN, PDATA(23:0) valid after the active edge of PCLK(2) | VIH/VIL | 2.0 | ns | |
tt | Transition time - PCLK | 10% to 90% reference points | 0.2 | 6 | ns |