JAJSJA1E August 2020 – August 2024 DLPC230S-Q1 , DLPC231S-Q1
PRODUCTION DATA
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
MIN | MAX | UNIT | |||
---|---|---|---|---|---|
ƒclock | Clock frequency, PCLK | 12.0 | 110.0 | MHz | |
tp_clkper | Clock period, PCLK | 50% reference points | 9.091 | 83.33 | ns |
tp_wh | Pulse duration low, PCLK | 50% reference points | 2.286 | ns | |
tp_wl | Pulse duration high, PCLK | 50% reference points | 2.286 | ns | |
tp_su | Setup time – HSYNC, DATEN, PDATA(23:0) valid before the active edge of PCLK | 50% reference points | 0.8 | ns | |
tp_h | Hold time – HSYNC, DATEN, PDATA(23:0) valid after the active edge of PCLK | 50% reference points | 0.8 | ns | |
tt_clk | Transition time – PCLK | 20% to 80% reference points | 6 | ns | |
tt | Transition time – all other signals on this port | 20% to 80% reference points | 6 | ns | |
ƒspread | Supported Spread Spectrum range | Percent of ƒclock rate | –1% | +1%(1) | |
ƒmod | Supported Spread Spectrum Modulation Frequency(1)(2) | 25 | 65(3) | kHz | |
tp_clkjit | Clock jitter, PCLK | tp_clkper – 5.414 | ps |