4 Revision History
Changes from Revision B (June 2019) to Revision C (December 2020)
- 文書全体にわたって表、図、相互参照の採番方法を更新Go
- 一般的なデータシートのフォーマットと注文を更新Go
- 「および WVGA に変換」を追加Go
- 「( 2D および 3D)」を削除Go
- 入力フレーム・レートを 240Hz に変更Go
- ピクセル・クロックを 155MHz に変更Go
- 「システム機能」をリストの上に移動Go
- 最初のページに「代表的なスタンドアロン・システム」画像を表示できるように、「システム機能」をリストの上に移動。Go
- サポートされている DMD を更新Go
- Reorganized Pin Function descriptions Go
- Changed table title to Pin Functions - Parallel Port Input
Go
- Changed table "Pin Functions - DMD Reset and Bias Control" Go
- Changed table "Pin Functions - DMD Sub-LVDS Interface" Go
- Changed table "Pin Functions - Peripheral Interface" Go
- Changed table "Pin Functions - GPIO Peripheral Interface" Go
- Changed description for GPIO_02 (removed option 2) Go
- Changed description for GPIO_01 (removed option 2) Go
- Deleted table "GPIO_01 and GPIO_02" Go
- Changed table "Pin Functions - Clock and PLL Support" Go
- Changed table "Pin Functions - Power and Ground" Go
- Changed table "I/O Type Subscript Definition" Go
- Updated Absolute Maximum Rating Go
- Updated Recommended Operating Conditions Go
- Deleted row for VDDLP12 Go
- Changed 1.00C to 0.1C (correction) Go
- Updated Power Electrical Characteristics Go
- Added table note "The reported numbers are valid only when operating the DLPC3470 in display mode."Go
- Updated
Section 6.6
tableGo
- Changed table "Internal Pullup and Pulldown Electrical Characteristics" Go
- Updated
Section 6.8
table Go
- Changed Images "Common Mode Voltage" and "Differential Output
Signal" Go
- Updated Section 6.9
Go
- Changed Images "LS_CLK and LS_WDATA Slew Rate" and "DMD_DEN_ARSTZ Slew Rate" Go
- Updated System Oscillator Timing Requirements Go
- Changed image "System Oscillators" Go
- Updated
Section 6.11
tableGo
- Changed image "Power_Up and Pawer-Down RESETZ Timing" Go
- Changed table "Parallel Interface Frame Timing Requirements" Go
- Changed image "Parallel Interface Frame Timing" Go
- Changed table "Parallel Interface General Timing Requirements" Go
- Changed image "Parallel Interface Pixel Timing" Go
- Changed table "BT656 Interface General Timing Requirements" Go
- Added image BT.656 Interface Mode Bit MappingGo
- Deleted "with a programmable clock rate" Go
- Changed 64Mb to 128Mb Go
- Changed table "Flash Interface Timing Requirements" Go
- Added Flash Interface Timing diagram Go
- Updated maximum SPI flash size to 128MbGo
- Added section "Other Timing Requirements" Go
- Added DMD Sub-LVDS Interface Switching Characteristics Go
- Added DMD Parking Switching CharacteristicsGo
- Added Chipset Component Usage Specification Go
- Added DLP2010NIR to Table 6-1
Go
- Deleted Parameter Measurement Information section Go
- Added Section 7.3.1.1
Go
- Changed frame rate range to 242Hz in supported resolution and frame ratesGo
- Changed table notes in "Supported Resolution and Frame Rates"Go
- Changed "Bits / Pixel" to "Bits per pixel" Go
- Deleted "Fewer pins are used if multiple clocks are used per pixel transfer." Go
- Added "when not using a light control mode" Go
- Changed title of subsection "Input Source - Frame Rates and 3-D Display Orientation" to "3-D Display"Go
- Clarified that most video processing functions can be bypassed in pattern display mode Go
- Corrected description of TRIG_OUT_1 to indicate it's only active at the beginning of each input frameGo
- Added
Section 7.3.8
Go
- Changed level of "DMD interface" (moved up) Go
- Changed section "DMD Interface" to mach DLPC3430/35 Go
- Added DLP2010NIR DMD Go
- Changed "is" to "can be" Go
- Changed "DLPA200x" and "DLPA300x" to "DLPA2000" and "DLPA3000" Go
- Changed "PH" to "AA" Go
Changes from Revision A (July 2018) to Revision B (June 2019)
- Updated mirror parking time from "500 μs" to "20 ms" in Go
Changes from Revision * (April 2018) to Revision A (July 2018)
- 完全なデータシートの最初の公開リリースGo
- Updated Section 11.1.2.1 image and tableGo