JAJSH15H October 2014 – June 2024 DLPC900
PRODUCTION DATA
MIN | MAX | UNIT | |||
---|---|---|---|---|---|
Supply voltage (2) (3) | VDDC (core) | –0.3 | 1.6 | V | |
VDD18 (LVDSAVD I/O and internal DRAMVDD) | –0.3 | 2.5 | |||
VDD33 (I/O) | –0.3 | 3.9 | |||
PLLD_VDD (1.15V DMD clock generator – digital) | –0.3 | 1.6 | |||
PLLM1_VDD (1.15V primary-LS clock generator – digital) | –0.3 | 1.6 | |||
PLLM2_VDD (1.15V primary-HS clock generator – digital) | –0.3 | 1.6 | |||
PLLD_VAD (1.8V DMD clock generator – analog) | –0.3 | 2.5 | |||
PLLM1_VAD (1.8V primary-LS clock generator – analog) | –0.3 | 2.5 | |||
PLLM2_VAD (1.8V primary-HS clock generator – analog) | –0.3 | 2.5 | |||
PLLS_VAD (1.15V video-2X – analog) | –0.5 | 1.4 | |||
VI | Input voltage (4) | USB | –1 | 5.25 | V |
OSC | –0.3 | VDD33 + 0.3 V | |||
3.3 LVTTL | –0.3 | 3.6 | |||
3.3 I2C | –0.5 | 3.8 | |||
VO | Output voltage | USB | –1 | 5.25 | V |
1.8 LVDS | –0.3 | 2.2 | |||
3.3 LVTTL | –0.3 | 3.6 | |||
3.3 I2C | –0.5 | 3.8 | |||
TJ | Operating junction temperature | 0 | 111 | °C | |
Tstg | Storage temperature | –40 | 125 | °C |