JAJSR96A September 2023 – April 2024 DP83TC811-Q1
PRODUCTION DATA
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
Hardware Reset | Software reset | Reserved | |||||
RW/SC-0 | RW/SC-0 | RW-0 | |||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
Standby Mode | Reserved | ||||||
RW-0 | RW-0 |
BIT | FIELD | TYPE | DEFAULT | DESCRIPTION |
---|---|---|---|---|
15 | Hardware Reset | RW, SC | 0 | Hardware Reset: 1 = Reset PHY. This bit is self cleared and has the same effect as the RESET pin. 0 = Normal Operation |
14 | Software reset | RW, SC | 0 | Software Restart: 1 = Restart PHY. This bit is self cleared and resets all PHY circuitry except registers. 0 = Normal Operation |
13:8 | Reserved | RW | 0 | Reserved |
7 | Standby Mode | RW | 0 | Standby Mode: 1 = Standby mode enabled 0 = Normal operation |
6:0 | Reserved | RW | 0 | Reserved |