JAJSR96A September 2023 – April 2024 DP83TC811-Q1
PRODUCTION DATA
For these typical applications, use the following as design parameters:
DESIGN PARAMETER | EXAMPLE VALUE |
---|---|
VDDIO | 1.8V, 2.5V, 3.3V |
VDDA | 3.3V |
Decoupling capacitors VDDIO(3) | 10nF, 100nF, 1μF, 10μF |
(Optional) ferrite bead for VDDIO | 1kΩ at 100MHz (BLM18AG102SH) |
Decoupling capacitors VDDA(3) | 10nF, 100nF, 1μF, 10μF |
(Optional) ferrite bead for VDDA | 1kΩ at 100MHz (BLM18AG102SH) |
DC Blocking Capacitors (3) | 0.1μF |
Common-Mode Choke | 200μH |
Common Mode Termination Resistors(1) | 1kΩ |
MDI Coupling Capacitor (3) | 4.7nF |
ESD Shunt(3) | 100kΩ |
(Optional) MDI Low-Pass Filter(2) | 120nH (L1 and L2), 47pF (C3 and C4), 22pF (C1 and C2), 27Ω (R1 and R2) |
Reference Clock | 25MHz |