JAJSR96A September 2023 – April 2024 DP83TC811-Q1
PRODUCTION DATA
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
Reserved | |||||||
RO-0 | |||||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DLL TX Internal Delay Control | DLL RX Internal Delay Control | ||||||
RW-0111 | RW-0111 |
BIT | FIELD | TYPE | DEFAULT | DESCRIPTION |
---|---|---|---|---|
15:8 | Reserved | RO | 0 | Reserved |
7:4 | DLL TX Internal Delay Control | RW | 0111 | Transmit Internal Delay Control: Controls the DLL value in 250ps steps for the transmit path. Value below is the amount of internal delay on the TX_CLK path induced. 0000 = 0.25ns 0001 = 0.50ns 0010 = 0.75ns 0011 = 1.00ns 0100 = 1.25ns 0101 = 1.50ns 0110 = 1.75ns 0111 = 2.00ns 1000 = 2.25ns 1001 = 2.50ns 1010 = 2.75ns 1011 = 3.00ns 1100 = 3.25ns 1101 = 3.50ns 1110 = 3.75ns 1111 = 4.00ns |
3:0 | DLL RX Internal Delay Control | RW | 0111 | Receive Internal Delay Control: Controls the DLL value in 250ps steps for the receive path. Value below is the amount of internal delay on the RX_CLK path induced. 0000 = 0.25ns 0001 = 0.50ns 0010 = 0.75ns 0011 = 1.00ns 0100 = 1.25ns 0101 = 1.50ns 0110 = 1.75ns 0111 = 2.00ns 1000 = 2.25ns 1001 = 2.50ns 1010 = 2.75ns 1011 = 3.00ns 1100 = 3.25ns 1101 = 3.50ns 1110 = 3.75ns 1111 = 4.00ns |