JAJSR96A September 2023 – April 2024 DP83TC811-Q1
PRODUCTION DATA
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
Reserved | WoL Interrupt Source | Reserved | |||||
RO-0 | RW-0 | RO-0 | |||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
SFD Error | Bad CRC | Secure-On Hack Flag | Reserved | WoL Pattern Status | WoL Magic Packet Status | ||
RO/LH/SC-0 | RO/LH/SC-0 | RO/LH/SC-0 | RO/LH/SC-0 | RO/LH/SC-0 | RO/LH/SC-0 |
BIT | FIELD | TYPE | DEFAULT | DESCRIPTION |
---|---|---|---|---|
15:13 | Reserved | RO | 0 | Reserved |
12 | WoL Interrupt Source | RW | 0 | WoL Interrupt Source: Source of Interrupt for bit [1] of register 0x13. 1 = WoL Interrupt 0 = Data Polarity Interrupt When enabling WoL, this bit is automatically set to WoL Interrupt. |
11:8 | Reserved | RO | 0 | Reserved |
7 | SFD Error | RO, LH, SC | 0 | SFD Error: 1 = Packet with SFD error (without the SFD byte indicated in bit [13] register 0x4A0) 0 = No SFD error |
6 | Bad CRC | RO, LH, SC | 0 | Bad CRC: 1 = Bad CRC was received 0 = No bad CRC received |
5 | Secure-On Hack Flag | RO, LH, SC | 0 | Secure-ON Hack Flag: 1 = Invalid Password detected in Magic Packet 0 = Valid Secure-ON Password |
4:2 | Reserved | RO, LH, SC | 0 | Reserved |
1 | WoL Pattern Status | RO, LH, SC | 0 | WoL Pattern Status: 1 = Valid packet with configured pattern received 0 = No valid packet with configured pattern received |
0 | WoL Magic Packet Status | RO, LH, SC | 0 | WoL Magic Packet Status: 1 = Valid Magic Packet received 0 = No valid Magic Packet received |