JAJSR96A September 2023 – April 2024 DP83TC811-Q1
PRODUCTION DATA
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
SGMII Soft Reset | SGMII Transmit Error Disable | SGMII Auto-Negotiation Enable | SGMII Enable | Reserved | TDR Auto-Run | ||
RW/SC-0 | RW-0 | RW-1 | RW/Strap | RW-0 | RW-0 | ||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
Reserved | |||||||
RW-0 |
BIT | FIELD | TYPE | DEFAULT | DESCRIPTION |
---|---|---|---|---|
15 | SGMII Soft Reset | RW, SC | 0 | SGMII Soft Reset: 1 = Reset pulse generated 0 = normal operation |
14 | SGMII Transmit Error Disable | RW | 0 | SGMII Transmit Error Disable: 1 = Disable SGMII Transmit Error indiation 0 = Enable SGMII Transmit Error indication |
13 | SGMII Auto-Negotiation Enable | RW | 1 | SGMII Auto-Negotiation: 1 = Enable SGMII Auto-Negotiation 0 = Disable SGMII Auto-Negotiation |
12 | SGMII Enable | RW | Strap | SGMII Enable: 1 = Enable SGMII 0 = Disable SGMII |
11:9 | Reserved | RW | 0 | Reserved |
8 | TDR Auto-Run | RW | 0 | TDR Auto-Run: 1 = TDR will automatically run when link is lost 0 = TDR auto-run disabled |
7:0 | Reserved | RW | 0 | Reserved |