JAJSR96A September 2023 – April 2024 DP83TC811-Q1
PRODUCTION DATA
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
Link Quality Interrupt | Energy Detect Interrupt | Link Status Changed Interrupt | WoL Interrupt | ESD Event Interrupt | 100BASE-T1 Master / 100BASE-T1 Slave Training Complete Interrupt | False Carrier Counter Half-Full Interrupt | Receive Error Counter Half-Full Interrupt |
RO/LH-0 | RO/LH-0 | RO/LH-0 | RO/LH-0 | RO/LH-0 | RO/LH-0 | RO/LH-0 | RO/LH-0 |
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
Link Quality Interrupt Enable | Energy Detect Interrupt Enable | Link Status Changed Enable | WoL Interrupt Enable | ESD Event Interrupt | MS Training Complete Interrupt | False Carrier HF Enable | Receive Error HF Enable |
RW-0 | RW-0 | RW-0 | RW-0 | RW-0 | RW-0 | RW-0 | RW-0 |
BIT | FIELD | TYPE | DEFAULT | DESCRIPTION |
---|---|---|---|---|
15 | Link Quality Interrupt | RO, LH | 0 | Change of Link Quality Status Interrupt: 1 = Change of link quality when link is ON 0 = Link quality is Good |
14 | Energy Detect Interrupt | RO, LH | 0 | Change of Energy Detection Status Interrupt: 1 = Change of energy detected 0 = No change of energy detected |
13 | Link Status Changed Interrupt | RO, LH | 0 | Change of Link Status Interrupt: 1 = Change of link status interrupt is pending 0 = No change of link status |
12 | WoL Interrupt | RO, LH | 0 | Detection of WoL Frame Interrupt: 1 = WoL interrupt is pending 0 = No WoL frame detected |
11 | ESD Event Interrupt | RO, LH | 0 | ESD Interrupt: 1 = ESD event detected 0 = No ESD events detected |
10 | 100BASE-T1 Master / 100BASE-T1 Slave Training Complete Interrupt | RO, LH | 0 | 100BASE-T1 Master and 100BASE-T1 Slave Training Complete Interrupt: 1 = 100BASE-T1 Master and 100BASE-T1 Slave Training complete interrupt is pending 0 = MS Training is not pending |
9 | False Carrier Counter Half-Full Interrupt | RO, LH | 0 | False Carrier Counter Half-Full Interrupt: 1 = False Carrier counter (Section 7.6.12) exceeds half-full interrupt is pending 0 = False Carrier half-full event is not pending |
8 | Receive Error Counter Half-Full Interrupt | RO, LH | 0 | Receiver Error Counter Half-Full Interrupt: 1 = Receive Error counter (Section 7.6.13) exceeds half-full interrupt is pending 0 = Receive Error half-full event is not pending |
7 | Link Quality Interrupt Enable | RW | 0 | Enable interrupt on change of link quality |
6 | Energy Detect Interrupt Enable | RW | 0 | Enable interrupt on change of energy detection |
5 | Link Status Changed Enable | RW | 0 | Enable interrupt on change of link status |
4 | WoL Interrupt Enable | RW | 0 | Enable Interrupt on WoL frame detection |
3 | ESD Event Interrupt | RW | 0 | Enable Interrupt on ESD event detection |
2 | MS Training Complete Interrupt | RW | 0 | Enable Interrupt on 100BASE-T1 Master and 100BASE-T1 Slave Training Completion |
1 | False Carrier HF Enable | RW | 0 | Enable Interrupt on False Carrier Counter Register half-full event |
0 | Receive Error HF Enable | RW | 0 | Enable Interrupt on Receive Error Counter Register half-full event |