JAJSFL2H March 2016 – November 2019 DRA722 , DRA724 , DRA725 , DRA726
PRODUCTION DATA.
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
NOTE
For more information, see Quad Serial Peripheral Interface section in the device TRM.
SIGNAL NAME | DESCRIPTION | TYPE | BALL |
---|---|---|---|
qspi1_sclk | QSPI1 Serial Clock | IO | R2 |
qspi1_rtclk | QSPI1 Return Clock Input. Must be connected from QSPI1_SCLK on PCB. Refer to PCB Guidelines for QSPI1 | I | R3 |
qspi1_d0 | QSPI1 Data[0]. This pin is output data for all commands/writes and for dual read and quad read modes it becomes input data pin during read phase. | IO | U1 |
qspi1_d1 | QSPI1 Data[1]. Input read data in all modes. | IO | P3 |
qspi1_d2 | QSPI1 Data[2]. This pin is used only in quad read mode as input data pin during read phase | IO | U2 |
qspi1_d3 | QSPI1 Data[3]. This pin is used only in quad read mode as input data pin during read phase | IO | T2 |
qspi1_cs0 | QSPI1 Chip Select[0]. This pin is Used for QSPI1 boot modes. | IO | P2 |
qspi1_cs1 | QSPI1 Chip Select[1] | O | P1 |
qspi1_cs2 | QSPI1 Chip Select[2] | O | T7 |
qspi1_cs3 | QSPI1 Chip Select[3] | O | P6 |