JAJSFL2H March 2016 – November 2019 DRA722 , DRA724 , DRA725 , DRA726
PRODUCTION DATA.
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
CAUTION
The I/O timings provided in Section 7, Timing Requirements and Switching Characteristics are valid only if signals within a single IOSET are used. The IOSETs are defined in Table 7-147.
NOTE
For more information, see On-Chip Debug Support chapter in the device TRM.
SIGNAL NAME | DESCRIPTION | TYPE | BALL |
---|---|---|---|
tms | JTAG® test port mode select. An external pullup resistor should be used on this ball. | IO | F18 |
tdi | JTAG test data | I | D23 |
tdo | JTAG test port data | O | F19 |
tclk | JTAG test clock | I | E20 |
trstn | JTAG test reset | I | D20 |
rtck | JTAG return clock | O | E18 |
emu0(1) | Emulator pin 0 | IO | G21 |
emu1(1) | Emulator pin 1 | IO | D24 |
emu2 | Emulator pin 2 | O | F10 |
emu3 | Emulator pin 3 | O | D7 |
emu4 | Emulator pin 4 | O | A7 |
emu5 | Emulator pin 5 | O | E1 / G11 |
emu6 | Emulator pin 6 | O | G2 / E9 |
emu7 | Emulator pin 7 | O | H7 / F9 |
emu8 | Emulator pin 8 | O | G1 / F8 |
emu9 | Emulator pin 9 | O | G6 / E7 |
emu10 | Emulator pin 10 | O | F2 / D8 |
emu11 | Emulator pin 11 | O | F3 / A5 |
emu12 | Emulator pin 12 | O | D1 / C6 |
emu13 | Emulator pin 13 | O | E2 / C8 |
emu14 | Emulator pin 14 | O | D2 / C7 |
emu15 | Emulator pin 15 | O | F4 / A8 |
emu16 | Emulator pin 16 | O | C1 / C9 |
emu17 | Emulator pin 17 | O | E4 / A9 |
emu18 | Emulator pin 18 | O | F5 / B9 |
emu19 | Emulator pin 19 | O | E6 / A10 |