JAJSFL2H March 2016 – November 2019 DRA722 , DRA724 , DRA725 , DRA726
PRODUCTION DATA.
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
NOTE
For more information, see the Power, Reset, and Clock Management chapter in the device TRM.
SIGNAL NAME | DESCRIPTION | TYPE | BALL |
---|---|---|---|
clkout1 | Device Clock output 1. Can be used externally for devices with non-critical timing requirements, or for debug, or as a reference clock on GPMC as described in Table 7-25GPMC/NOR Flash Interface Switching Characteristics - Synchronous Mode - Default and Table 7-27GPMC/NOR Flash Interface Switching Characteristics - Synchronous Mode - Alternate. | O | F21 / P7 |
clkout2 | Device Clock output 2. Can be used externally for devices with non-critical timing requirements, or for debug. | O | D18 / N1 |
clkout3 | Device Clock output 3. Can be used xternally for devices with non-critical timing requirements, or for debug. | O | C23 |
rstoutn | Reset out (Active low) output is asserted low whenever any global reset condition exists. After a brief delay, it will be set high upon removal of the internal global reset condition (that is, porz, warm reset). It is only functional after its output buffer’s reference voltage (vddshv3) is valid. If it is used as a reset for device peripheral components, then it should be AND gated with porz to avoid the possibility of reset signal glitches during a power up sequence. (2) | O | F23 |
resetn | Reset (active low) input’s falling edge can trigger a device warm reset state from an external component. This signal should be high prior to or simultaneous with, porz rising. If the signal is not used in the system, resetn should be pulled high with an external pull-up resistor to vddshv3. | I | E23 |
porz | Power on Reset (active low) input must be asserted low during a device power up sequence or cold reset state when all supplies are disabled. Typically, an external PMIC is the source and sets porz high after all supplies reach valid operating levels. Asserting porz low puts the entire device in a safe reset state. | I | F22 |
xref_clk0 | External Reference Clock 0. For Audio and other Peripherals. | I | D18 |
xref_clk1 | External Reference Clock 1. For Audio and other Peripherals. | I | E17 |
xref_clk2 | External Reference Clock 2. For Audio and other Peripherals. | I | B26 |
xref_clk3 | External Reference Clock 3. For Audio and other Peripherals. | I | C23 |
xi_osc0 | System Oscillator OSC0 Crystal input / LVCMOS clock input. Functions as the input connection to a crystal when the internal oscillator OSC0 is used. Functions as an LVCMOS-compatible input clock when an external oscillator is used. | I | AE15 |
xo_osc0 | System Oscillator OSC0 Crystal output | O | AD15 |
xi_osc1 | Auxiliary Oscillator OSC1 Crystal input / LVCMOS clock input. Functions as the input connection to a crystal when the internal oscillator OSC1 is used. Functions as an LVCMOS-compatible input clock when an external oscillator is used | I | AC15 |
xo_osc1 | Auxiliary Oscillator OSC1 Crystal output | O | AC13 |
RMII_MHZ_50_CLK(1) | RMII Reference Clock (50MHz). This pin is an input when external reference is used or output when internal reference is used. | IO | U3 |