JAJSFL2H March 2016 – November 2019 DRA722 , DRA724 , DRA725 , DRA726
PRODUCTION DATA.
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
Table 7-118 and Table 7-119 present Timing requirements and Switching characteristics for MMC2 - High speed DDR in receiver and transmitter mode (see Figure 7-81 and Figure 7-82).
NO. | PARAMETER | DESCRIPTION | MIN | MAX | UNIT |
---|---|---|---|---|---|
DDR3 | tsu(cmdV-clk) | Setup time, mmc2_cmd valid before mmc2_clk transition | 1.8 | ns | |
DDR4 | th(clk-cmdV) | Hold time, mmc2_cmd valid after mmc2_clk transition | 1.6 | ns | |
DDR7 | tsu(dV-clk) | Setup time, mmc2_dat[7:0] valid before mmc2_clk transition | 1.8 | ns | |
DDR8 | th(clk-dV) | Hold time, mmc2_dat[7:0] valid after mmc2_clk transition | 1.6 | ns |