JAJSFL2H March 2016 – November 2019 DRA722 , DRA724 , DRA725 , DRA726
PRODUCTION DATA.
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
NO. | PARAMETER | DESCRIPTION | MODE | MIN | MAX | UNIT |
---|---|---|---|---|---|---|
1 | tc(AHCLKX) | Cycle time, AHCLKX | 20 | ns | ||
2 | tw(AHCLKX) | Pulse duration, AHCLKX high or low | 0.35P (2) | ns | ||
3 | tc(ACLKRX) | Cycle time, ACLKR/X | 20 | ns | ||
4 | tw(ACLKRX) | Pulse duration, ACLKR/X high or low | 0.5R - 3 (3) | ns | ||
5 | tsu(AFSRX-ACLK) | Setup time, AFSR/X input valid before ACLKR/X | ACLKR/X int | 20.5 | ns | |
ACLKR/X ext in
ACLKR/X ext out |
4 | ns | ||||
6 | th(ACLK-AFSRX) | Hold time, AFSR/X input valid after ACLKR/X | ACLKR/X int | -1 | ns | |
ACLKR/X ext in
ACLKR/X ext out |
1.7 | ns | ||||
7 | tsu(AXR-ACLK) | Setup time, AXR input valid before ACLKR/X | ACLKR/X int | 21.6 | ns | |
ACLKR/X ext in
ACLKR/X ext out |
11.5 | ns | ||||
8 | th(ACLK-AXR) | Hold time, AXR input valid after ACLKR/X | ACLKR/X int | -1 | ns | |
ACLKR/X ext in
ACLKR/X ext out |
1.8 | ns |