JAJSFL2H March 2016 – November 2019 DRA722 , DRA724 , DRA725 , DRA726
PRODUCTION DATA.
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
Table 5-13 summarizes the DC electrical characteristics for IHHV1833 Buffers.
PARAMETER | MIN | NOM | MAX | UNIT | ||
---|---|---|---|---|---|---|
Signal Names in MUXMODE 0: porz / rtc_porz / wakeup3 / wakeup0 | ||||||
Balls: F22 / AB17 / AD17 / AC16 | ||||||
1.8-V Mode | ||||||
VIH | Input high-level threshold | 1.2 | V | |||
VIL | Input low-level threshold | 0.4 | V | |||
VHYS | Input hysteresis voltage | 40 | mV | |||
IIN | Input current at each I/O pin | 0.02 | 1 | µA | ||
CPAD | Pad capacitance (including package capacitance) | 1 | pF | |||
3.3-V Mode | ||||||
VIH | Input high-level threshold | 1.2 | V | |||
VIL | Input low-level threshold | 0.4 | V | |||
VHYS | Input hysteresis voltage | 40 | mV | |||
IIN | Input current at each I/O pin | 5 | 8 | µA | ||
CPAD | Pad capacitance (including package capacitance) | 1 | pF |