SPRS993E March 2017 – December 2018 DRA76P , DRA77P
PRODUCTION DATA.
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
The main reference clock REF_CLK (RMII_50MHZ_CLK) of RMII interface is internally supplied from PRCM. The source of this clock could be either externally sourced from the RMII_MHZ_50_CLK pin of the device or internally generated from DPLL_GMAC output clock GMAC_RMII_HS_CLK. Please see the PRCM chapter of the Device TRM for full details about RMII reference clock.
CAUTION
The IO Timings provided in this section are only valid for some GMAC usage modes when the corresponding Virtual IO Timings or Manual IO Timings are configured as described in the tables found in this section.
Table 5-105, Table 5-106 and Figure 5-73 present timing requirements for GMAC RMIIn receive.