SPRS993E March 2017 – December 2018 DRA76P , DRA77P
PRODUCTION DATA.
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
PARAMETER | MIN | NOM | MAX | UNIT | ||
---|---|---|---|---|---|---|
Signal Names in MUXMODE 0 (Single-Ended Signals): ddr1_d[31:0], ddr1_a[15:0], ddr1_dqm[3:0], ddr1_ba[2:0], ddr1_csn[0], ddr1_cke, ddr1_odt[0], ddr1_casn, ddr1_rasn, ddr1_wen, ddr1_rst, ddr1_ecc_d[7:0], ddr1_dqm_ecc, ddr2_d[31:0], ddr2_a[15:0], ddr2_dqm[3:0], ddr2_ba[2:0], ddr2_csn[0], ddr2_cke, ddr2_odt[0], ddr2_casn, ddr2_rasn, ddr2_wen, ddr2_rst; | ||||||
Balls:AE26 / AE27 / AF28 / AH26 / AF25 / AG27 / AF27 / AF26 / AB24 / AD27 / AE28 / AD28 / AD26 / AE25 / AD25 / AC26 / AA25 / AB25 / AA26 / AA28 / AA27 / AA24 / AC25 / Y26 / W26 / AB23 / V24 / Y24 / W25 / Y25 / W24 / Y28 / AE22 / AD20 / AE21 / AD22 / AE23 / AH22 / AD24 / AC22 / AG23 / AF24 / AD21 / AE24 / AG21 / AF21 / AC23 / AG20 / AG26 / AC24 / AB26 / Y27 / AE20 / AC21 / AH21 / AE20 / AC21 / AH21 / AE22 / AD20 / AE21 / AD22 / AE23 / AH22 / AD24 / AC22 / AG23 / AF24 / AD21 / AE24 / AG21 / AF21 / AC23 / AG20 / AG26 / AC24 / AB26 / Y27 / AE20 / AC21 / AH21 / AD23 / AH23 / AF22 / AG19 / AH20 / AG22 / AF23 / U25 / U26 / V25 / V26 / V27 / T28 / T26 / V28 / T27 / C28 / A26 / E24 / D25 / D26 / B27 / B26 / C26 / F26 / E25 / E26 / G27 / E28 / G26 / G28 / F25 / G25 / G24 / F23 / F24 / H28 / H25 / H27 / H26 / K27 / K26 / J25 / K28 / H24 / J24 / K24 / L26 / P25 / P26 / P28 / P27 / P24 / P23 / N26 / M25 / N28 / M27 / L25 / N27 / M28 / R24 / N24 / R23 / C27 / E27 / G23 / J26 / L24 / U24 / M24 / M26 / R25 / K25 / T25 / R26 / T24 / N25 | ||||||
Driver Mode | ||||||
VOH | High-level output threshold (IOH = 0.1 mA) | 0.9 × VDDS | V | |||
VOL | Low-level output threshold (IOL = 0.1 mA) | 0.1 × VDDS | V | |||
CPAD | Pad capacitance (including package capacitance) | 3 | pF | |||
ZO | Output impedance (drive strength) | l[2:0] = 000 (Imp80) | 80 | Ω | ||
l[2:0] = 001 (Imp60) | 60 | |||||
l[2:0] = 010 (Imp48) | 48 | |||||
l[2:0] = 011 (Imp40) | 40 | |||||
l[2:0] = 100 (Imp34) | 34 | |||||
Single-Ended Receiver Mode | ||||||
VIH | High-level input threshold | DDR3/DDR3L | VREF + 0.1 | VDDS + 0.2 | V | |
DDR2 | VREF + 0.125 | VDDS + 0.3 | ||||
VIL | Low-level input threshold | DDR3/DDR3L | -0.2 | VREF - 0.1 | V | |
DDR2 | -0.3 | VREF-0.125 | ||||
VCM | Input common-mode voltage | VREF - 10%VDDS | VREF + 10%VDDS | V | ||
CPAD | Pad capacitance (including package capacitance) | 3 | pF | |||
Signal Names in MUXMODE 0 (Differential Signals): ddr1_dqs[3:0], ddr1_dqsn[3:0], ddr1_ck, ddr1_nck, ddr2_dqs[3:0], ddr2_dqsn[3:0], ddr2_ck, ddr2_nck, ddr1_dqs_ecc, ddr1_dqsn_ecc | ||||||
Bottom Balls:AH25 / AC27 / AB27 / W28 / AG25 / AC28 / AB28 / W27 / AG27 / AH24 / D28 / F27 / J27 / L28 / D27 / F28 / J28 / L27 / R28 / R27 / U27 / U28 | ||||||
Driver Mode | ||||||
VOH | High-level output threshold (IOH = 0.1 mA) | 0.9 × VDDS | V | |||
VOL | Low-level output threshold (IOL = 0.1 mA) | 0.1 × VDDS | V | |||
CPAD | Pad capacitance (including package capacitance) | 3 | pF | |||
ZO | Output impedance (drive strength) | l[2:0] = 000 (Imp80) | 80 | Ω | ||
l[2:0] = 001 (Imp60) | 60 | |||||
l[2:0] = 010 (Imp48) | 48 | |||||
l[2:0] = 011 (Imp40) | 40 | |||||
l[2:0] = 100 (Imp34) | 34 | |||||
Single-Ended Receiver Mode | ||||||
VIH | High-level input threshold | DDR3/DDR3L | VREF + 0.1 | VDDS+0.2 | V | |
DDR2 | VREF + 0.125 | VDDS+0.3 | ||||
VIL | Low-level input threshold | DDR3/DDR3L | -0.2 | VREF - 0.1 | V | |
DDR2 | -0.3 | VREF - 0.125 | ||||
VCM | Input common-mode voltage | VREF - 10%VDDS | VREF + 10%VDDS | V | ||
CPAD | Pad capacitance (including package capacitance) | 3 | pF | |||
Differential Receiver Mode | ||||||
VSWING | Input voltage swing | DDR3/DDR3L | 0.2 | VDDS + 0.4 | V | |
DDR2 | 0.25 | VDDS + 0.6 | ||||
VCM | Input common-mode voltage | VREF - 10%VDDS | VREF + 10%VDDS | |||
CPAD | Pad capacitance (including package capacitance) | 3 | pF |