JAJSKY8K February 2019 – April 2024 DRA829J , DRA829J-Q1 , DRA829V , DRA829V-Q1
PRODUCTION DATA
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
SIGNAL NAME [1] | DESCRIPTION [2] | PIN TYPE [3] | BALL [4] |
---|---|---|---|
MCU_CLKOUT0 | Reference clock output for Ethernet PHYs (50MHz or 25MHz) | OZ | H27 |
MCU_EXT_REFCLK0 | External system clock input | I | H26 |
MCU_OBSCLK0 | Observation clock output for test and debug purposes only | O | H27 |
MCU_PORz | MCU Domain cold reset | I | H23 |
MCU_PORz_OUT | MCU Domain POR status output | O | B28 |
MCU_RESETSTATz | MCU Domain warm reset status output | O | C27 |
MCU_RESETz | MCU Domain warm reset | I | D28 |
MCU_SAFETY_ERRORn | Error signal output from MCU Domain ESM | IO | D27 |
MCU_SYSCLKOUT0 | MCU Domain system clock output for test and debug purposes only | O | H26 |
PORz | MAIN Domain cold reset | I | J24 |
RESET_REQz | MAIN Domain external warm reset request input | I | C28 |
PMIC_POWER_EN0 | Pin name retained for legacy purposes, not used for power enable | NA | E26 |
PMIC_POWER_EN1 | Power enable output for MAIN Domain supplies | O | G23 |