JAJSKY8K February 2019 – April 2024 DRA829J , DRA829J-Q1 , DRA829V , DRA829V-Q1
PRODUCTION DATA
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
Table 6-40, Section 6.9.5.4.3.1, Section 6.9.5.4.3.2, and Figure 6-51 present timing requirements for receive RGMII operation.
For more information, see Gigabit Ethernet Switch (CPSW0) section in Peripherals chapter in the device TRM.
PARAMETER | MIN | MAX | UNIT | ||
---|---|---|---|---|---|
INPUT CONDITIONS | |||||
SRI | Input slew rate | 2.64 | 5 | V/ns | |
OUTPUT CONDITIONS | |||||
CL | Output load capacitance | 2 | 20 | pF | |
PCB CONNECTIVITY REQUIREMENTS | |||||
td(Trace Mismatch Delay) | Propagation delay mismatch across all traces | RGMII[x]_RXC, RGMII[x]_RD[3:0], RGMII[x]_RX_CTL | 50 | ps | |
RGMII[x]_TXC, RGMII[x]_TD[3:0], RGMII[x]_TX_CTL | 50 | ps |