JAJSKY8K February 2019 – April 2024 DRA829J , DRA829J-Q1 , DRA829V , DRA829V-Q1
PRODUCTION DATA
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
SIGNAL NAME [1] | DESCRIPTION [2] | PIN TYPE [3] | BALL [4] |
---|---|---|---|
CPTS0_RFT_CLK | CPTS Reference Clock | I | U2 |
CPTS0_TS_COMP | Time Stamp Counter Compare from NAVSS0_CPTS0 | O | Y4 |
CPTS0_TS_SYNC | Time Stamp Counter Bit from NAVSS0_CPTS0 | O | W4 |
CPTS0_HW1TSPUSH | Hardware Time Stamp Push input to Time Sync Router | I | T28, Y6 |
CPTS0_HW2TSPUSH | Hardware Time Stamp Push input to Time Sync Router | I | AA6, T29 |
SYNC0_OUT | Time Stamp Generator Bit 0 from Time Sync Router | O | U2 |
SYNC1_OUT | Time Stamp Generator Bit 1 from Time Sync Router | O | U3 |
SYNC2_OUT | Time Stamp Generator Bit 2 from Time Sync Router | O | V28 |
SYNC3_OUT | Time Stamp Generator Bit 3 from Time Sync Router | O | V29 |