JAJSKY8K February 2019 – April 2024 DRA829J , DRA829J-Q1 , DRA829V , DRA829V-Q1
PRODUCTION DATA
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
Table 6-95, Figure 6-115, Table 6-96, and Figure 6-116 present timing requirements and switching characteristics for OSPI0 Tap SDR Mode.
NO. | MODE | MIN | MAX | UNIT | ||
---|---|---|---|---|---|---|
O19 | tsu(D-CLK) | Setup time, OSPI_D[7:0] valid before active OSPI_CLK edge | No Loopback | (10.4 - (0.975T(1)R(2))) | ns | |
O20 | th(CLK-D) | Hold time, OSPI_D[7:0] valid after active OSPI_CLK edge | No Loopback | (–0.2 + (0.975T(1)R(2))) | ns |
NO. | PARAMETER | MODE | MIN | MAX | UNIT | |
---|---|---|---|---|---|---|
O7 | tc(CLK) | Cycle time, OSPI0/1_CLK | 20 | ns | ||
O8 | tw(CLKL) | Pulse duration, OSPI0/1_CLK low | ((0.475P(1)) - 0.3) | ns | ||
O9 | tw(CLKH) | Pulse duration, OSPI0/1_CLK high | ((0.475P(1)) - 0.3) | ns | ||
O10 | td(CSn-CLK) | Delay time, OSPI0/1_CSn[3:0] active edge to OSPI0/1_CLK rising edge | ((0.475P(1)) + (0.975M(2)R(4)) - 1.5) | ((0.525P(1)) + (1.025M(2)R(4)) + 1.5) | ns | |
O11 | td(CLK-CSn) | Delay time, OSPI0/1_CLK rising edge to OSPI0/1_CSn[3:0] inactive edge | ((0.475P(1)) + (0.975N(3)R(4)) - 1.5) | ((0.525P(1)) + (1.025N(3)R(4)) + 1.5) | ns | |
O12 | td(CLK-D) | Delay time, OSPI0/1_CLK active edge to OSPI0/1_D[7:0] transition | –2 | 2 | ns |