JAJSKY8K February 2019 – April 2024 DRA829J , DRA829J-Q1 , DRA829V , DRA829V-Q1
PRODUCTION DATA
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
Tables and figures provided in this section define timing requirements and switching characteristics for reset related signals.
NO. | MIN | TYP | MAX | UNIT | ||
---|---|---|---|---|---|---|
RST1 | th(MCUD_SUPPLIES_VALID - MCU_PORz) | Hold time, MCU_PORz active (low) at Power-up after all MCU DOMAIN supplies valid (using external crystal) | N + 1200(2) | 9500000 | ns | |
RST2 | Hold time, MCU_PORz active (low) at Power-up after all MCU DOMAIN supplies(1) valid and external clock stable (using external LVCMOS oscillator) | 1200 | ns | |||
RST3 | tw(MCU_PORzL) | Pulse Width minimum, MCU_PORz low after Power-up (without removal of Power or system reference clock MCU_OSC0_XI/XO) | 1200 | ns |
NO. | MIN | MAX | UNIT | ||
---|---|---|---|---|---|
RST4 | th(MAIND_SUPPLIES_VALID - PORz) | Hold time, PORz active (low) at Power-up after all MAIN DOMAIN supplies1 valid | 1200 | ns | |
RST5 | tw(PORzL) | Pulse Width minimum, PORz low after Power-up | 1200 | ns |
NO. | PARAMETER | MODE | MIN | MAX | UNIT | |
---|---|---|---|---|---|---|
RST6 | td(MCU_PORzL-MCU_PORz_OUTL) | Delay time, MCU_PORz active (low) to MCU_PORz_OUT active (low) | 0 | ns | ||
RST7 | td(MCU_PORzH-MCU_PORz_OUTH) | Delay time, MCU_PORz inactive (high) to MCU_PORz_OUT inactive (high) | 0 | ns | ||
RST8 | td(MCU_PORzL-PORz_OUTL) | Delay time, MCU_PORz active (low) to PORz_OUT active (low) | 0 | ns | ||
RST9 | td(MCU_PORzH-PORz_OUTH) | Delay time, MCU_PORz inactive (high) to PORz_OUT inactive (high) | 1500 | ns | ||
RST10 | td(MCU_PORzL-MCU_RESETSTATzL) | Delay time, MCU_PORz active (low) to MCU_RESETSTATz active (low) | 0 | ns | ||
RST11 | td(MCU_PORzH-MCU_RESETSTATzH) | Delay time, MCU_PORz inactive (high) to MCU_RESETSTATz inactive (high) | POST bypass |
12000*S(1) | ns | |
RST12 | td(MCU_PORzL-RESETSTATzL) | Delay time, MCU_PORz active (low) to RESETSTATz active (low) | 0 | ns | ||
RST13 | td(MCU_PORzH-RESETSTATzH) | Delay time, MCU_PORz inactive (high) to RESETSTATz inactive (high) | 14500*S(1) | ns | ||
RST14 | tw(MCU_PORz_OUTL) | Pulse width minimum, MCU_PORz_OUT active (low) | 1200 | ns | ||
RST15 | tw(PORz_OUTL) | Pulse Width Minimum PORz_OUT low | 2550 | ns | ||
RST16 | tw(MCU_RESETSTATzL) | Pulse Width Minimum MCU_RESETSTATz low | 3900*S(1) | ns | ||
RST17 | tw(RESETSTATzL) | Pulse Width Minimum RESETSTATz low | 2650*S(1) | ns |
NO. | PARAMETER | MODE | MIN | MAX | UNIT | |
---|---|---|---|---|---|---|
RST18 | td(PORzL-PORz_OUTL) | Delay time, PORz active (low) toPORz_OUT active (low) | software control of POR_RST_ISO_DONE_Z |
T(1) | ||
CTRLMMR_WKUP_POR_RST _CTRL[0].POR_RST_ISO_ DONE_Z = 0 |
0 | ns | ||||
RST19 | td(PORzH-PORz_OUTH) | Delay time, PORz active (high) toPORz_OUT active (high) | 1300 | ns | ||
RST20 | td(PORzL-RESETSTATzL) | Delay time, PORz active (low) to RESETSTATz active (low) | T(1) | |||
CTRLMMR_WKUP_POR_RST _CTRL[0].POR_RST_ISO_ DONE_Z = 0 |
0 | ns | ||||
RST21 | td(PORzH-RESETSTATzH) | Delay time, PORz active (high) to RESETSTATz active (high) | 14500*S(2) | ns |
NO. | MIN | MAX | UNIT | ||
---|---|---|---|---|---|
RST22 | tw(MCU_RESETzL)(1) | Pulse Width minimum, MCU_RESETz active (low) | 1200 | ns |
NO. | PARAMETER | MIN | MAX | UNIT | |
---|---|---|---|---|---|
RST23 | td(MCU_RESETzL-MCU_RESETSTATzL) | Delay time, MCU_RESETz active (low) to MCU_RESETSTATz active (low) | 800 | ns | |
RST24 | td(MCU_RESETzH-MCU_RESETSTATzH) | Delay time, MCU_RESETz inactive (high) to MCU_RESETSTATz inactive (high) | 3900*S(1) | ns | |
RST25 | td(MCU_RESETzL-RESETSTATzL) | Delay time, MCU_RESETz active (low) to RESETSTATz active (low) | 800 | ns | |
RST26 | td(MCU_RESETzH-RESETSTATzH) | Delay time, MCU_RESETz inactive (high) to RESETSTATz inactive (high) | 3900*S(1) | ns |
NO. | MIN | MAX | UNIT | ||
---|---|---|---|---|---|
RST27 | tw(RESET_REQzL)(1) | Pulse Width minimum, RESET_REQz active (low) | 1200 | ns |
NO. | PARAMETER | MODE | MIN | MAX | UNIT | |
---|---|---|---|---|---|---|
RST28 | td(RESET_REQzL-RESETSTATzL) | Delay time, RESET_REQz active (low) to RESETSTATz active (low) | software control of SOC_WARMRST_ISO_DONE_Z |
T(1) | ||
CTRLMMR_WKUP_MAIN_WARM _RST_CTRL[0].SOC_ WARMRST_ISO_DONE_Z = 0 |
740 | ns | ||||
RST29 | td(RESET_REQzH-RESETSTATzH) | Delay time, RESET_REQz inactive (high) to RESETSTATz inactive (high) | 2650*S(2) | ns |
NO. | MIN | MAX | UNIT | ||
---|---|---|---|---|---|
RST30 | tsu(EMUx-MCU_PORz) | Setup time, EMU[1:0] before MCU_PORz inactive (high) | 3*S(1) | ns | |
RST31 | th(MCU_PORz - EMUx) | Hold time, EMU[1:0] after MCU_PORz inactive (high) | 10 | ns |
NO. | MIN | MAX | UNIT | ||
---|---|---|---|---|---|
RST32 | tsu(MCU_BOOTMODE-MCU_PORz_OUT) | Setup time, MCU_BOOTMODE[09:00] before MCU_PORz_OUT high | 3*S(1) | ns | |
RST33 | th(MCU_PORz_OUT - MCU_BOOTMODE) | Hold time, MCU_BOOTMODE[09:00] after MCU_ PORz_OUT high | 0 | ns |
NO. | MIN | MAX | UNIT | ||
---|---|---|---|---|---|
RST34 | tsu(BOOTMODE-PORz_OUT) | Setup time, BOOTMODE[7:0] before PORz_OUT high | 3*S(1) | ns | |
RST35 | th(PORz_OUT - BOOTMODE) | Hold time, BOOTMODE[7:0] after PORz_OUT high | 0 | ns |