JAJSKY8K February 2019 – April 2024 DRA829J , DRA829J-Q1 , DRA829V , DRA829V-Q1
PRODUCTION DATA
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
SIGNAL NAME [1](1) | DESCRIPTION [2] | PIN TYPE [3] | BALL [4] |
---|---|---|---|
DSI_TXCLKN | DSI Differential Transmit Clock Output (positive) | O | E10 |
DSI_TXCLKP | DSI Differential Transmit Clock Output (negative) | O | E11 |
DSI_TXN0 | DSI Differential Transmit Output (negative) | IO | D11 |
DSI_TXP0 | DSI Differential Transmit Output (positive) | IO | C12 |
DSI_TXN1 | DSI Differential Transmit Output (negative) | O | D12 |
DSI_TXP1 | DSI Differential Transmit Output (positive) | O | C13 |
DSI_TXN2 | DSI Differential Transmit Output (negative) | O | B13 |
DSI_TXP2 | DSI Differential Transmit Output (positive) | O | A14 |
DSI_TXN3 | DSI Differential Transmit Output (negative) | O | B14 |
DSI_TXP3 | DSI Differential Transmit Output (positive) | O | A15 |
DSI_TXRCALIB(2) | DSI pin connected to external resistor for on-chip resistor calibration | A | F12 |