JAJSMZ5B September 2021 – February 2022 DRV8311
PRODUCTION DATA
If at any time the input supply voltage on the VM pin falls lower than the VUVLO threshold (VM UVLO falling threshold), all of the integrated FETs, driver charge-pump and digital logic controller are disabled as shown in Figure 8-31. Normal operation resumes (driver operation) when the VM undervoltage condition is removed. The NPOR bit is reset and latched low in the device status (DEV_STS1) register once the device presumes VM. The NPOR bit remains in reset condition until cleared through the CLR_FLT bit or an nSLEEP pin reset pulse (tRST).