JAJSMZ5B September 2021 – February 2022 DRV8311
PRODUCTION DATA
After a OCP event in this mode, all MOSFETs are disabled and the nFAULT pin is driven low. The FAULT, OCP, and corresponding FET's OCP bits are latched high in the SPI registers. Normal operation starts again (driver operation, FAULT, OCP, and corresponding FET's OCP bits are cleared and the nFAULT pin is released) when the OCP condition clears and a clear faults command is issued either through the CLR_FLT bit or an nSLEEP reset pulse (tRST).