JAJSMZ5B September 2021 – February 2022 DRV8311
PRODUCTION DATA
A 3.3-V, 100mA linear regulator is integrated into the DRV8311 family of devices and is available to power external circuits. The AVDD regulator is used for powering up the internal digital functions of the DRV8311 and can also provide the supply voltage for a low-power MCU or another circuitry up to 100 mA. The output of the AVDD regulator should be bypassed near the AVDD and AGND pins with a X5R or X7R, up to 4.7-µF, 6.3-V ceramic capacitor routed directly back to the adjacent AGND ground pin.
The AVDD nominal, no-load output voltage is 3.3 V.
Use Equation 1 to calculate the power dissipated in the device by the AVDD linear regulator.
The supply input voltage for AVDD regulator (VIN_AVDD) can be same as VM supply voltage, or lower or higher than VM supply voltage.