JAJSMZ5B September 2021 – February 2022 DRV8311
PRODUCTION DATA
After a OCP event in this mode, all the FETs are disabled and the nFAULT pin is driven low. The FAULT, OCP, and corresponding FET's OCP bits are set high in the SPI registers. Normal operation starts again automatically (driver operation, the nFAULT pin is released and corresponding FET's OCP bits are cleared) after the tRETRY time elapses. The FAULT and OCP stays latched high until clear faults command is issued either through the CLR_FLT bit or an nSLEEP reset pulse (tRST).
tRETRY configuration