JAJSCQ3E October 2016 – January 2021 DRV8702-Q1 , DRV8703-Q1
PRODUCTION DATA
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
The MODE pin of the device determines the control interface and latches on power-up or when exiting sleep mode. Figure 7-4 shows an overview of the internal circuit of the MODE pin.
Table 7-6 lists the different control interfaces that can be set via MODE pin at power-up or when exiting sleep mode.
MODE | CONTROL INTERFACE |
---|---|
0 | PH or EN |
1 | Independent half-bridge |
Hi-Z | PWM |
During the device power-up sequence, the DVDD pin is enabled first. Then the MODE pin latches. Finally the AVDD pin is enabled. For setting PWM control interface, TI does not recommended connecting the MODE pin to the AVDD pin. Instead the MODE pin should be connected to an external 5-V or 3.3-V supply or to the DVDD pin if not driven by an external microcontroller (MCU).