SLVSD29 October 2015 DRV8704
PRODUCTION DATA.
Table 12 shows design input parameters for system design.
DESIGN PARAMETER | REFERENCE | EXAMPLE VALUE |
---|---|---|
Supply voltage | VM | 24 V |
FET total gate charge (1) | Qg | 41 nC (typically) |
FET gate-to-drain charge (1) | Qgd | 6.7 nC (typically) |
Target FET gate rise time | RT | 20 to 100 ns |
Motor winding resistance | RL | 400 mΩ |
Motor winding inductance | LL | 258 μH |
Target chopping current | ICHOP | 5.5 A |