SLVSC40H June 2013 – May 2020 DRV8711
PRODUCTION DATA.
NO. | MIN | NOM | MAX | UNIT | ||
---|---|---|---|---|---|---|
1 | tCYC | Clock cycle time | 250 | ns | ||
2 | tCLKH | Clock high time | 25 | ns | ||
3 | tCLKL | Clock low time | 25 | ns | ||
4 | tSU(SDATI) | Setup time, SDATI to SCLK | 5 | ns | ||
5 | tH(SDATI) | Hold time, SDATI to SCLK | 1 | ns | ||
6 | tSU(SCS) | Setup time, SCS to SCLK | 5 | ns | ||
7 | tH(SCS) | Hold time, SCS to SCLK | 1 | ns | ||
8 | tL(SCS) | Inactive time, SCS (between writes and reads) | 100 | ns | ||
9 | tD(SDATO) | Delay time, SCLK to SDATO (during read) | 10 | ns | ||
tSLEEP | Wake time (SLEEPn inactive to high-side gate drive enabled) | 1 | ms | |||
tRESET | Delay from power up or RESETn high until serial interface functional | 10 | μs |