SLVSA74E May   2010  – September 2015 DRV8829

PRODUCTION DATA.  

  1. Features
  2. Applications
  3. Description
  4. Revision History
  5. Pin Configuration and Functions
  6. Specifications
    1. 6.1 Absolute Maximum Ratings
    2. 6.2 ESD Ratings
    3. 6.3 Recommended Operating Conditions
    4. 6.4 Thermal Information
    5. 6.5 Electrical Characteristics
    6. 6.6 Typical Characteristics
  7. Detailed Description
    1. 7.1 Overview
    2. 7.2 Functional Block Diagram
    3. 7.3 Feature Description
      1. 7.3.1 PWM Motor Drivers
      2. 7.3.2 Blanking Time
      3. 7.3.3 nRESET and nSLEEP Operation
      4. 7.3.4 Protection Circuits
        1. 7.3.4.1 Overcurrent Protection (OCP)
        2. 7.3.4.2 Thermal Shutdown (TSD)
        3. 7.3.4.3 Undervoltage Lockout (UVLO)
      5. 7.3.5 Current Regulation
    4. 7.4 Device Functional Modes
      1. 7.4.1 Bridge Control
      2. 7.4.2 Decay Mode
  8. Application and Implementation
    1. 8.1 Application Information
    2. 8.2 Typical Application
      1. 8.2.1 Design Requirements
      2. 8.2.2 Detailed Design Procedure
        1. 8.2.2.1 Sense Resistor
      3. 8.2.3 Application Curves
  9. Power Supply Recommendations
    1. 9.1 Bulk Capacitance Sizing
  10. 10Layout
    1. 10.1 Layout Guidelines
    2. 10.2 Layout Example
    3. 10.3 Thermal Considerations
    4. 10.4 Power Dissipation
      1. 10.4.1 Heatsinking
  11. 11Device and Documentation Support
    1. 11.1 Community Resources
    2. 11.2 Trademarks
    3. 11.3 Electrostatic Discharge Caution
    4. 11.4 Glossary
  12. 12Mechanical, Packaging, and Orderable Information

パッケージ・オプション

メカニカル・データ(パッケージ|ピン)
サーマルパッド・メカニカル・データ
発注情報

5 Pin Configuration and Functions

PWP Package
28-Pin HTSSOP
Top View
DRV8829 po_lvsa74.gif

Pin Functions

PIN I/O(1) DESCRIPTION EXTERNAL COMPONENTS
OR CONNECTIONS
NAME NO.
POWER AND GROUND
GND 14, 28 Device ground
VM 4, 11 Bridge power supply Connect to motor supply (8.2 V to 45 V). Both pins must be connected to same supply.
V3P3OUT 15 O 3.3-V regulator output Bypass to GND with a 0.47-μF to 6.3-V ceramic capacitor. Can be used to supply VREF.
CP1 1 IO Charge pump flying capacitor Connect a 0.01-μF to 50-V capacitor between CP1 and CP2.
CP2 2 IO Charge pump flying capacitor
VCP 3 IO High-side gate drive voltage Connect a 0.1-μF to 16-V ceramic capacitor and
1-MΩ resistor to VM.
CONTROL
ENBL 21 I Bridge enable Logic high to enable H-bridge. Internal pulldown.
PHASE 20 I Bridge phase (direction) Logic high sets OUT1 high, OUT2 low. Internal pulldown.
I0 23 I Current set inputs Sets winding current as a percentage of full-scale. Internal pulldown.
I1 24 I
I2 25 I
I3 26 I
I4 27 I
DECAY 19 I Decay mode Low = slow decay, open = mixed decay,
high = fast decay
Internal pulldown and pullup.
nRESET 16 I Reset input Active-low reset input initializes internal logic and disables the H-bridge outputs. Internal pulldown.
nSLEEP 17 I Sleep mode input Logic high to enable device, logic low to enter low-power sleep mode. Internal pulldown.
VREF 12, 13 I Current set reference input Reference voltage for winding current set. Both pins must be connected together on the PCB.
STATUS
nFAULT 18 OD Fault Logic low when in fault condition (overtemperature, overcurrent)
OUTPUT
ISEN 6, 9 IO Bridge ground / Isense Connect to current sense resistor. Both pins must be connected together on the PCB.
OUT1 5, 10 O Bridge output 1 Connect to motor winding. Both pins must be connected together on the PCB.
OUT2 7, 8 O Bridge output 2
(1) Directions: I = input, O = output, OZ = tri-state output, OD = open-drain output, IO = input/output