SLVSD19A June 2015 – July 2015 DRV8881
PRODUCTION DATA.
The DRV8881E is controlled using a PH/EN interface. Table 1 gives the full H-bridge state. Note that this table does not take into account the current control built into the DRV8881E. Positive current is defined in the direction of xOUT1 → xOUT2.
nSLEEP | ENx | PHx | xOUT1 | xOUT2 | V3P3 | DESCRIPTION |
---|---|---|---|---|---|---|
0 | X | X | Hi-Z | Hi-Z | Disabled | Sleep mode; H-bridge disabled Hi-Z |
1 | 0 | X | Hi-Z | Hi-Z | Enabled | H-bridge disabled Hi-Z |
1 | 1 | 0 | L | H | Enabled | Reverse (current xOUT2 → xOUT1) |
1 | 1 | 1 | H | L | Enabled | Forward (current xOUT1 → xOUT2) |
The DRV8881P is controlled using a PWM interface. Table 2 gives the full H-bridge state. Note that this table does not take into account the current control built into the DRV8881P. Positive current is defined in the direction of xOUT1 → xOUT2.
nSLEEP | xIN1 | xIN2 | xOUT1 | xOUT2 | V3P3 | DESCRIPTION |
---|---|---|---|---|---|---|
0 | X | X | Hi-Z | Hi-Z | Disabled | Sleep mode; H-bridge disabled Hi-Z |
1 | 0 | 0 | Hi-Z | Hi-Z | Enabled | Coast; H-bridge disabled Hi-Z |
1 | 0 | 1 | L | H | Enabled | Reverse (current xOUT2 → xOUT1) |
1 | 1 | 0 | H | L | Enabled | Forward (current xOUT1 → xOUT2) |
1 | 1 | 1 | L | L | Enabled | Brake; low-side slow decay |