JAJSKM4A november 2020 – november 2020 DS90UB662-Q1
PRODUCTION DATA
Receiver port control register assigns rules for lock and pass in the general status register and allows for enabling and disabling each Rx port.
BIT | FIELD | TYPE | DEFAULT | DESCRIPTION |
---|---|---|---|---|
7 | BCC3_MAP | R/W | 0 | Map Control Channel 3 to I2C Slave Port 0: I2C Slave Port 0 1: I2C Slave Port 1 |
6 | BCC2_MAP | R/W | 0 | Map Control Channel 2 to I2C Slave Port 0: I2C Slave Port 0 1: I2C Slave Port 1 |
5 | BCC1_MAP | R/W | 0 | Map Control Channel 1 to I2C Slave Port 0: I2C Slave Port 0 1: I2C Slave Port 1 |
4 | BCC0_MAP | R/W | 0 | Map Control Channel 0 to I2C Slave Port 0: I2C Slave Port 0 1: I2C Slave Port 1 |
3 | PORT3_EN | R/W | 1 | Port 3 Receiver Enable 0: Disable Port 3 Receiver 1: Enable Port 3 Receiver |
2 | PORT2_EN | R/W | 1 | Port 2 Receiver Enable 0: Disable Port 2 Receiver 1: Enable Port 2 Receiver |
1 | PORT1_EN | R/W | 1 | Port 1 Receiver Enable 0: Disable Port 1 Receiver 1: Enable Port 1 Receiver |
0 | PORT0_EN | R/W | 1 | Port 0 Receiver Enable 0: Disable Port 0 Receiver 1: Enable Port 0 Receiver |