JAJSG55G may 2013 – november 2020 DS90UB913A-Q1
PRODUCTION DATA
For the typical STP design applications, use the following as input parameters
DESIGN PARAMETER | EXAMPLE VALUE |
---|---|
VDDIO | 1.8 V, 2.8 V, or 3.3 V |
VDD_n | 1.8 V |
AC Coupling Capacitors for DOUT± | 0.1 µF |
PCLK Frequency | 50 MHz (12-bit low frequency), 75 MHz (12-bit high frequency), 100 MHz (10-bit) |