JAJSGI8D April 2016 – October 2019 DS90UB914A-Q1
PRODUCTION DATA.
MIN | NOM | MAX | UNIT | ||||
---|---|---|---|---|---|---|---|
tRCP | Receiver Output Clock Period(4) | 10-bit mode
50 MHz – 100 MHz |
PCLK (Figure 8) | 10 | T | 20 | ns |
12-bit high frequency mode
37.5 MHz - 75MHz |
13.33 | T | 26.67 | ||||
12-bit low frequency mode
25 MHz - 50MHz |
20 | T | 40 | ||||
tPDC | PCLK Duty Cycle | 10-bit mode
50 MHz – 100 MHz |
PCLK | 45% | 50% | 55% | |
12-bit high frequency mode
37.5 MHz - 75MHz |
40% | 50% | 60% | ||||
12-bit low frequency mode
25 MHz - 50MHz |
40% | 50% | 60% | ||||
tCLH | LVCMOS Low-to-High Transition Time | VDDIO: 1.71 V to 1.89 V or 3 V to 3.6 V, CL = 8 pF
(lumped load) Default Registers (Figure 6)(1) |
PCLK | 1.3 | 2 | 2.8 | ns |
tCHL | LVCMOS High-to-Low Transition Time | 1.3 | 2 | 2.8 | |||
tDLH | LVCMOS Low-to-High Transition Time | VDDIO: 1.71 V to 1.89 V or 3 V to 3.6 V, CL = 8 pF
(lumped load) Default Registers (Figure 6)(1) |
ROUT[11:0], HS, VS | 1 | 2.5 | 4 | ns |
tDHL | LVCMOS High-to-Low Transition Time | 1 | 2.5 | 4 | |||
tROS | ROUT Setup
Data to PCLK (4) |
VDDIO: 1.71 V to 1.89 V or 3 V to 3.6 V, CL = 8 pF (lumped load), Default Registers (Figure 8) | ROUT[11:0], HS, VS | 0.38T | 0.5T | ||
tROH | ROUT Hold
Data to PCLK (4) |
0.38T | 0.5T | ||||
tDD | Deserializer Delay(4) | Default Registers
Register 0x03h b[0] (RRFB = 1) (Figure 7)(1) |
10–bit mode
50 - 100 MHz |
154T | 158T | ||
12–bit low frequency mode
25 - 50 MHz |
73T | 75T | |||||
12–bit high frequency mode
37.5 - 75 MHz |
109T | 112T | |||||
tDDLT | Deserializer Data Lock Time | With Adaptive Equalization (Figure 5) | 10–bit mode
50 - 100 MHz |
15 | 22 | ms | |
12–bit low frequency mode
25 - 50 MHz |
15 | 22 | |||||
12–bit high frequency mode
37.5 - 75 MHz |
15 | 22 | |||||
tRCJ | Receiver Clock Jitter | PCLK
SSCG[3:0] = OFF(1) |
10–bit mode
PCLK = 100 MHz |
20 | 30 | ps | |
12–bit low frequency mode, PCLK = 50 MHz | 22 | 35 | |||||
12–bit high frequency mode, PCLK = 75 MHz | 45 | 90 | |||||
tDPJ | Deserializer Period Jitter | PCLK
SSCG[3:0] = OFF(1)(2) |
10–bit mode
PCLK = 100 MHz |
170 | 815 | ps | |
12–bit low frequency mode, PCLK = 50 MHz | 180 | 330 | |||||
12–bit high frequency mode, PCLK = 75 MHz | 300 | 515 | |||||
tDCCJ | Deserializer Cycle-to-Cycle Clock Jitter | PCLK
SSCG[3:0] = OFF(1)(3) |
10–bit mode
PCLK = 100 MHz |
440 | 1760 | ps | |
12–bit low frequency mode, PCLK = 50 MHz | 460 | 730 | |||||
12–bit high frequency mode, PCLK = 75 MHz | 565 | 985 | |||||
fdev | Spread Spectrum Clocking Deviation Frequency | LVCMOS Output Bus
SSC[3:0] = ON (Figure 11)(1) |
25 MHz – 100 MHz | ±0.5% to ±1.5% | |||
fmod | Spread Spectrum Clocking Modulation Frequency | 25 MHz – 100 MHz | 5 to 50 | kHz |