4 Revision History
Changes from C Revision (April 2013) to D Revision
-
Added data sheet flow and layout to conform with new TI standards. Added the following sections: Handling Ratings, Device Functional Modes; Programming; Power Supply Recommendations; Layout; Device and Documentation Support; Mechanical, Packaging and Ordering InformationGo
-
Added Device Information tableGo
-
Fixed typo for GPIO configurationGo
-
Removed two MODE_SEL modes: I2S Channel B, and Backward CompatibleGo
-
Removed IDx addresses 0x22, 0x24, 0x2E, 0x30, 0x32, 0x34Go
-
Changed suggested resistor values for IDx addresses 0x1E, 0x20, 0x26, 0x28, 0x2AGo
Changes from B Revision (August 2012) to C Revision
-
Changed layout of National datasheet to TI format.Go
Changes from A Revision (July 2012) to B Revision
-
Added typical charateristic graphicsGo
-
Added” Note: frequency range = 15 - 65MHz when LFMODE = 0 and frequency range = 5 - <15MHz when LFMODE = 1.” under Functional Description.Go
-
Reformatted Table 2 and added clarification to notes.Go
-
Added clarification to notes on Table 6, address 0x04[3:0] (backwards compatible and LFMODE registers). Go
Changes from * Revision (March 2012) to A Revision
-
Converted to hybrid TI format.Go
-
Corrected typo in SCL from pin 6 to pin 8.Go
-
Corrected typo in SDA from pin 7 to pin 9.Go
-
Added to Absolute Maximum Rating section, note (3): The maximum limit (VDDIO +0.3V) does not apply to the PDB pin during the transition to the power down state (PDB transitioning from HIGH to LOW)Go
-
Deleted derate from Maximum Power Dissipation Capacity at 25°C.Go
-
Added "Note: BIST is not available in backwards compatible mode."Go
-
Corrected typo in Table 4 "I2S Channel B (18-bit Mode)" from L to H Go
-
Corrected typo in Table 5 Ideal VR2(V) from 2.475 to 1.475. Go