JAJSH11B November 2014 – August 2019 DS90UB929-Q1
PRODUCTION DATA.
The power supply ramp should be faster than 1.5 ms with a monotonic rise. A large capacitor on the PDB pin may be used to ensure PDB arrives after all the supply pins have settled to the recommended operating voltage. When PDB pin is pulled up to VDDIO, a 10-kΩ pullup and a >10-μF capacitor to GND are required to delay the PDB input signal rise. All inputs must not be driven until all power supplies have reached steady state.
The recommended power up sequence is as follows:
The initialization sequence A shown in Figure 29 consists of any user-defined device configurations and the following:
The initialization sequence B shown in Figure 29 should be performed after the TMDS clock has stabilized. Sequence B consists of the following:
SYMBOL | DESCRIPTION | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
---|---|---|---|---|---|---|
VDD18, VDDIO | VDD18 / VDDIO voltage range | 1.71 | 1.89 | V | ||
VTERM | VTERM voltage range | DC-coupled HDMI termination | 3.135 | 3.465 | V | |
AC-coupled HDMI termination | 1.71 | 1.89 | V | |||
VDD11 | VDD11 voltage range | 1.045 | 1.155 | V | ||
VPDB_LOW | PDB LOW threshold
Note: VPDB should not exceed limit for respective I/O voltage before 90% voltage of VDD12 |
VDDIO = 1.8V ± 5% | 0.35 * VDDIO | V | ||
VPDB_HIGH | PDB HIGH threshold | VDDIO = 1.8V ± 5% | 0.65 * VDDIO | V | ||
tr0 | VTERM / VDDIO / VDD18 rise time | These time constants are specified for rise time of power supply voltage ramp (10% -90%). | 1.5 | ms | ||
tr1 | VDD11 rise time | These time constants are specified for rise time of power supply voltage ramp (10% -90%). | 1.5 | ms | ||
t0 | VDDIO / VDD18 delay time | VTERM needs to ramp-up before VDD18 and VDDIO. | 0 | ms | ||
t1 | VDD11 delay time | VDDIO and VDD18 need to ramp-up before VDD11. | 0 | ms | ||
t2 | PDB delay time | PDB should be released after all supplies are stable. | 0 | ms | ||
t3 | I2C ready time | Starting from PDB high, the local I2C access is available after this time. | 2 | ms | ||
t4 | Hard reset time | PDB negative pulse width required for the device reset. | 2 | ms | ||
t5 | PDB to HDMI delay time | Keep GPIOs low or high until after PDB release. | 0 | ms | ||
t6 | TMDS Clock Stable to PLL Reset (Init B) | TMDS Clock must be within 0.5% of the target frequency and stable. | 1 | µs |