JAJSJA4L June 2011 – February 2021 F28M35E20B , F28M35H22C , F28M35H52C , F28M35H52C-Q1 , F28M35M22C , F28M35M52C
PRODUCTION DATA
Section 7.9.2.2.1 shows the frequency requirements for the input clocks to the F28M35x devices. Table 7-1 shows the crystal equivalent series resistance requirements. Section 7.9.2.2.3, Section 7.9.2.2.4, Section 7.9.2.2.5, Section 7.9.2.2.6 and show the timing requirements for the input clocks to the F28M35x devices. Section 7.9.2.2.7 shows the PLL lock times for the Main PLL and the USB PLL. The Main PLL operates from the X1 or X1/X2 input clock pins, and the USB PLL operates from the XCLKIN input clock pin.