over recommended operating conditions (unless otherwise noted)
PARAMETER |
TEST CONDITIONS |
MIN |
TYP |
MAX |
UNIT |
General |
CVDDIO(1)(2) |
VDDIO Capacitance Per Pin |
|
0.1 |
|
|
uF |
CVDDA(1)(2) |
VDDA Capacitance Per Pin |
|
2.2 |
|
|
uF |
SRVDD33(3) |
Supply Ramp Rate of 3.3V Rails (VDDIO, VDDA). Internal/External VREG |
|
3 |
|
100 |
mV/us |
VBOR-VDDIO-GB(5) |
VDDIO Brown Out Reset Voltage Guardband |
|
|
0.1 |
|
V |
External VREG |
CVDD TOTAL(1)(4) |
Total VDD Capacitance |
|
10 |
|
|
uF |
SRVDD12(3) |
Supply Ramp Rate of 1.2V Rail (VDD) |
|
2 |
|
100 |
mV/us |
VDD33 - VDD12 Delay(6) |
Ramp Delay Between VDD33 and VDD12 |
|
0 |
|
|
us |
Internal VREG |
CVDD TOTAL(4) |
Total VDD Capacitance |
|
10 |
|
|
uF |
IVREG-LOAD |
Voltage Regulator Load Current |
|
|
|
500 |
mA |
(1) The exact value of the decoupling capacitance depends on the system voltage regulation solution that is supplying these pins.
(2) It is recommended to tie the 3.3V rails (VDDIO, VDDA) together and supply them from a single source.
(3) Supply ramp rate faster than the max can trigger the on-chip ESD protection.
(4) See the Power Management Module (PMM) section on possible configurations for the total decoupling capacitance.
(5) TI recommends VBOR-VDDIO-GB to avoid BOR-VDDIO resets due to normal supply noise or load-transient events on the 3.3-V VDDIO system regulator. Good system regulator design and decoupling capacitance (following the system regulator specifications) are important to prevent activation of the BOR-VDDIO during normal device operation. The value of VBOR-VDDIO-GB is a system-level design consideration; the voltage listed here is typical for many applications.
(6) Delay between when the 3.3-V rail ramps up and when the 1.2-V rail ramps
up. See the External VREG Sequence Summary table and the Internal VREG Sequence
Summary table for the allowable supply ramp sequences.