SPRSP93 November 2024 F29H850TU , F29H859TU-Q1
ADVANCE INFORMATION
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
MIN | NOM | MAX | UNIT | |||
---|---|---|---|---|---|---|
EtherCAT | ||||||
tc(ECATCLK) | Cycle time, ECATCLK | 10 | ns | |||
MII1 | tc(TXCLK) | Cycle time, ESC_TXy_CLK | 40 | ns | ||
MII2/MII3 | tw(TXCK) | Pulse duration, ESC_TXy_CLK high or low | 16 | 24 | ns | |
MII4 | tc(RXCK) | Cycle time, ESC_RXy_CLK | 40 | ns | ||
MII5/MII6 | tw(RXCK) | Pulse duration, ESC_RXy_CLK high or low | 16 | 24 | ns | |
MII8 | tsu(RXDV-RXCKH) | Setup time, receive signals valid before ESC_RXy_CLK high | 10 | ns | ||
MII9 | th(RXCKH-RXDV) | Hold time, receive signals valid after ESC_RXy_CLK high | 2 | ns | ||
MDIO | ||||||
MDIO4 | tsu(MDV-MCKH) | Setup time, ESC_MDIO_DATA valid before ESC_MDIO_CLK high | 20 | ns | ||
MDIO5 | th(MCKH-MDV) | Hold time, ESC_MDIO_DATA valid after ESC_MDIO_CLK high | –1 | ns |