SPRSP93 November 2024 F29H850TU , F29H859TU-Q1
ADVANCE INFORMATION
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
NO. | PARAMETER | TEST CONDITIONS | MIN | MAX | UNIT | |
---|---|---|---|---|---|---|
Standard mode | ||||||
S1 | fSCL | SCL clock frequency | 0 | 100 | kHz | |
S2 | TSCL | SCL clock period | 10 | µs | ||
S3 | tw(SCLL) | Pulse duration, SCL clock low | 4.7 | µs | ||
S4 | tw(SCLH) | Pulse duration, SCL clock high | 4.0 | µs | ||
S5 | tBUF | Bus free time between STOP and START conditions | 4.7 | µs | ||
S6 | tv(SCL-DAT) | Valid time, data after SCL fall | 3.45 | µs | ||
S7 | tv(SCL-ACK) | Valid time, Acknowledge after SCL fall | 3.45 | µs | ||
S8 | II | Input current on pins | 0.1 Vbus < Vi < 0.9 Vbus | –10 | 10 | µA |
Fast mode | ||||||
S1 | fSCL | SCL clock frequency | 0 | 400 | kHz | |
S2 | TSCL | SCL clock period | 2.5 | µs | ||
S3 | tw(SCLL) | Pulse duration, SCL clock low | 1.3 | µs | ||
S4 | tw(SCLH) | Pulse duration, SCL clock high | 0.6 | µs | ||
S5 | tBUF | Bus free time between STOP and START conditions | 1.3 | µs | ||
S6 | tv(SCL-DAT) | Valid time, data after SCL fall | 0.9 | µs | ||
S7 | tv(SCL-ACK) | Valid time, Acknowledge after SCL fall | 0.9 | µs | ||
S8 | II | Input current on pins | 0.1 Vbus < Vi < 0.9 Vbus | –10 | 10 | µA |