JAJSVN4A September   2011  – November 2024 ISO7231C-Q1

PRODUCTION DATA  

  1.   1
  2. 特長
  3. アプリケーション
  4. 概要
  5. Specifications
    1. 4.1  Absolute Maximum Ratings
    2. 4.2  ESD Ratings
    3. 4.3  Recommended Operating Conditions
    4. 4.4  Thermal Characteristics
    5. 4.5  Power Ratings
    6. 4.6  Insulation Specifications
    7. 4.7  Safety-Related Certifications
    8. 4.8  Safety Limiting Values
    9. 4.9  Electrical Characteristics: VCC1 and VCC2 at 3.3 V Operation
    10. 4.10 Electrical Characteristics: VCC1 and VCC2 at 5-V Operation
    11. 4.11 Electrical Characteristics: VCC1 at 3.3-V, VCC2 at 5-V Operation
    12. 4.12 Electrical Characteristics: VCC1 at 5-V, VCC2 at 3.3-V Operation
    13. 4.13 Switching Characteristics: VCC1 and VCC2 at 3.3-V Operation
    14. 4.14 Switching Characteristics: VCC1 and VCC2 at 5-V Operation
    15. 4.15 Switching Characteristics: VCC1 at 3.3-V and VCC2 at 5-V Operation
    16. 4.16 Switching Characteristics: VCC1 at 5-V, VCC2 at 3.3-V Operation
    17. 4.17 Typical Characteristics
  6. Parameter Measurement Information
  7. Detailed Description
    1. 6.1 Overview
    2. 6.2 Function Block Diagram
    3. 6.3 Feature Description
    4. 6.4 Device Functional Modes
      1. 6.4.1 Device I/O Schematics
  8. Application and Implementation
    1. 7.1 Application Information
    2. 7.2 Typical Application
      1. 7.2.1 Design Requirements
      2. 7.2.2 Detailed Design Procedure
      3. 7.2.3 Insulation Characteristics Curves
    3. 7.3 Power Supply Recommendations
    4. 7.4 Layout
      1. 7.4.1 Layout Guidelines
        1. 7.4.1.1 PCB Material
      2. 7.4.2 Layout Example
  9. Device and Documentation Support
    1. 8.1 Documentation Support
      1. 8.1.1 Related Documentation
    2. 8.2 ドキュメントの更新通知を受け取る方法
    3. 8.3 サポート・リソース
    4. 8.4 Trademarks
    5. 8.5 静電気放電に関する注意事項
    6. 8.6 用語集
  10. Revision History
  11. 10Mechanical, Packaging, and Orderable Information

パッケージ・オプション

メカニカル・データ(パッケージ|ピン)
サーマルパッド・メカニカル・データ
発注情報

Parameter Measurement Information

ISO7231C-Q1 Switching
                    Characteristic Test Circuit and Voltage Waveforms
The input pulse is supplied by a generator having the following characteristics: PRR ≤ 50 kHz, 50% duty cycle, tr ≤ 3 ns, tf ≤ 3 ns, ZO = 50Ω.
CL = 15 pF and includes instrumentation and fixture capacitance within ±20%.
Figure 5-1 Switching Characteristic Test Circuit and Voltage Waveforms
ISO7231C-Q1 Enable/Disable Propagation Delay Time Test Circuit and Waveform
The input pulse is supplied by a generator having the following characteristics: PRR ≤ 50 kHz, 50% duty cycle, tr ≤ 3 ns, tf ≤ 3 ns, ZO = 50Ω.
CL = 15 pF and includes instrumentation and fixture capacitance within ±20%.
Figure 5-2 Enable/Disable Propagation Delay Time Test Circuit and Waveform
ISO7231C-Q1 Failsafe
                    Delay Time Test Circuit and Voltage Waveforms
The input pulse is supplied by a generator having the following characteristics: PRR ≤ 50 kHz, 50% duty cycle, tr ≤ 3 ns, tf ≤ 3 ns, ZO = 50Ω.
CL = 15 pF and includes instrumentation and fixture capacitance within ±20%.
Figure 5-3 Failsafe Delay Time Test Circuit and Voltage Waveforms
ISO7231C-Q1 Common-Mode Transient Immunity Test Circuit and Voltage Waveform
The input pulse is supplied by a generator having the following characteristics: PRR ≤ 50 kHz, 50% duty cycle, tr ≤ 3 ns, tf ≤ 3 ns, ZO = 50Ω.
CL = 15 pF and includes instrumentation and fixture capacitance within ±20%.
Figure 5-4 Common-Mode Transient Immunity Test Circuit and Voltage Waveform
ISO7231C-Q1 Peak-to-Peak Eye-Pattern Jitter Test Circuit and Voltage Waveform
PRBS bit pattern run length is 216 – 1. Transition time is 800 ps. NRZ data input has no more than five consecutive 1s or 0s.
Figure 5-5 Peak-to-Peak Eye-Pattern Jitter Test Circuit and Voltage Waveform