JAJSJ45B April 2020 – July 2022 IWR6843AOP
PRODUCTION DATA
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
The IWR6843AOP clock subsystem generates 60 to 64 GHz from an input reference of 40-MHz crystal. It has a built-in oscillator circuit followed by a clean-up PLL and a RF synthesizer circuit. The output of the RF synthesizer is then processed by an X3 multiplier to create the required frequency in the 60 to 64 GHz spectrum. The RF synthesizer output is modulated by the timing engine block to create the required waveforms for effective sensor operation.
The clean-up PLL also provides a reference clock for the host processor after system wakeup.
The clock subsystem also has built-in mechanisms for detecting the presence of a crystal and monitoring the quality of the generated clock.
Figure 9-2 describes the clock subsystem.