JAJSJL2B December 2021 – December 2021 LDC3114-Q1
PRODUCTION DATA
MIN | TYP | MAX | UNIT | |||
---|---|---|---|---|---|---|
VOLTAGE LEVELS | ||||||
VIH_I2C | Input high voltage | 0.7 × VDD | V | |||
VIL_I2C | Input low voltage | 0.3 × VDD | V | |||
VOL_I2C | Output low voltage | 3 mA sink current | 0.2 × VDD | V | ||
HYSI2C | Hysteresis | 0.05 × VDD | V | |||
I2C TIMING CHARACTERISTICS | ||||||
fSCL | Clock frequency | 400 | kHz | |||
tLOW | Clock low time | 1.3 | µs | |||
tHIGH | Clock high time | 0.6 | µs | |||
tHD;STA | Hold time repeated START condition | After this period, the first clock pulse is generated. | 0.6 | µs | ||
tSU;STA | Set-up time for a repeated START condition | 0.6 | µs | |||
tHD;DAT | Data hold time | 0 | µs | |||
tSU;DAT | Data set-up time | 100 | ns | |||
tSU;STO | Set-up time for STOP condition | 0.6 | µs | |||
tBUF | Bus free time between a STOP and START condition | 1.3 | µs | |||
tVD;DAT | Data valid time | 0.9 | µs | |||
tVD;ACK | Data valid acknowledge time | 0.9 | µs | |||
tSP | Pulse width of spikes that must be suppressed by the input filter(1) | 50 | ns |