SNVS639G December 2009 – December 2015 LM21305
PRODUCTION DATA.
PIN | Type(1) | DESCRIPTION | |
---|---|---|---|
NAME | NO. | ||
2V5 | 21 | P | 2.5-V output of the internal LDO regulator. Bypass to AGND with a 0.1-µF ceramic capacitor. Loading this pin is not recommended. |
5V0 | 25 | P | 5.0-V output of the internal LDO regulator. Bypass to PGND with a 1-µF ceramic capacitor. Loading this pin is not recommended. |
AGND | 14, 17–20, 24 | G | Analog ground for the internal bias circuitry and signal return connection for analog functions, including COMP network, frequency adjust resistor, and 2V5 decoupling capacitor. |
AVIN | 22, 23 | P | Analog power input. AVIN powers the internal 2.5-V and 5.0-V LDOs that provide bias current and internal driver power, respectively. AVIN can be connected to PVIN through a low-pass RC filter or can be supplied by a separate rail. |
CBOOT | 26 | P | High-side bootstrap connection to drive the high-side MOSFET. Connect a 100-nF bootstrap capacitor between the CBOOT and SW pins. |
COMP | 11 | A | Compensation node. This pin is an output voltage control loop error amplifier output. Connect an external compensation network to ensure stability. |
EN | 15 | I | Precision enable pin. Use an external divider to set the device turn-on threshold. If not used, connect the EN pin to AVIN. |
FB | 13 | A | Voltage feedback pin. Connect this pin to the output voltage directly or through a resistor divider to set the output voltage range. |
FREQ | 16 | A | Frequency adjust pin. Connect a resistor from FREQ to AGND to set the internal oscillator frequency. Connect FREQ to an external clock source via a coupling capacitor to synchronize to the external clock frequency. |
PVIN | 1, 2, 27, 28 | P | Input voltage to the power MOSFETs inside the device. |
SW | 3-6 | P | Switch node output of the power MOSFETs. Voltage swings from PVIN to GND on this pin. SW also delivers current to the external inductor. |
PGND | 7–10 | G | Power ground connection for the internal power switches. |
PGOOD | 12 | OD | Open-drain output with 16 μs of built-in deglitch time. If high, this status pin indicates that the output voltage is regulated within tolerance. Connect a 10-kΩ to 100-kΩ resistor to a pullup voltage source, for example the 5V0 rail or auxiliary system voltage rail. |
PAD | PAD | — | Exposed pad at the back of the device. Connect PAD to PGND, but PAD cannot be used as the primary ground connection. Use multiple vias under PAD to connect to the system ground plane for optimal thermal performance. |