JAJSED5B
August 2014 – January 2018
LM43601
PRODUCTION DATA.
1
特長
2
アプリケーション
3
概要
Device Images
概略回路図
放射エミッションのグラフ VIN = 12V、VOUT =3.3V、FS = 500kHz、IOUT = 1A
4
改訂履歴
5
Pin Configuration and Functions
Pin Functions
6
Specifications
6.1
Absolute Maximum Ratings
6.2
ESD Ratings
6.3
Recommended Operating Conditions
6.4
Thermal Information
6.5
Electrical Characteristics
6.6
Timing Requirements
6.7
Switching Characteristics
6.8
Typical Characteristics
7
Detailed Description
7.1
Overview
7.2
Functional Block Diagram
7.3
Feature Description
7.3.1
Fixed-Frequency, Peak-Current-Mode Controlled, Step-Down Regulator
7.3.2
Light Load Operation
7.3.3
Adjustable Output Voltage
7.3.4
Enable (ENABLE)
7.3.5
VCC, UVLO and BIAS
7.3.6
Soft Start and Voltage Tracking (SS/TRK)
7.3.7
Switching Frequency (RT) and Synchronization (SYNC)
7.3.8
Minimum ON-Time, Minimum OFF-Time, and Frequency Foldback at Dropout Conditions
7.3.9
Internal Compensation and CFF
7.3.10
Bootstrap Voltage (BOOT)
7.3.11
Power Good (PGOOD)
7.3.12
Overcurrent and Short-Circuit Protection
7.3.13
Thermal Shutdown
7.4
Device Functional Modes
7.4.1
Shutdown Mode
7.4.2
Standby Mode
7.4.3
Active Mode
7.4.4
CCM Mode
7.4.5
Light Load Operation
7.4.6
Self-Bias Mode
8
Applications and Implementation
8.1
Application Information
8.2
Typical Application
8.2.1
Design Requirements
8.2.2
Detailed Design Procedure
8.2.2.1
Custom Design With WEBENCH® Tools
8.2.2.2
Output Voltage Setpoint
8.2.2.3
Switching Frequency
8.2.2.4
Input Capacitors
8.2.2.5
Inductor Selection
8.2.2.6
Output Capacitor Selection
8.2.2.7
Feedforward Capacitor
8.2.2.8
Bootstrap Capacitors
8.2.2.9
VCC Capacitor
8.2.2.10
BIAS Capacitors
8.2.2.11
Soft-Start Capacitors
8.2.2.12
Undervoltage Lockout Set-Point
8.2.2.13
PGOOD
8.2.3
Application Curves
9
Power Supply Recommendations
10
Layout
10.1
Layout Guidelines
10.1.1
Compact Layout for EMI Reduction
10.1.2
Ground Plane and Thermal Considerations
10.1.3
Feedback Resistors
10.2
Layout Example
11
デバイスおよびドキュメントのサポート
11.1
デバイス・サポート
11.1.1
開発サポート
11.1.1.1
WEBENCH®ツールによるカスタム設計
11.2
ドキュメントの更新通知を受け取る方法
11.3
コミュニティ・リソース
11.4
商標
11.5
静電気放電に関する注意事項
11.6
Glossary
12
メカニカル、パッケージ、および注文情報
パッケージ・オプション
メカニカル・データ(パッケージ|ピン)
PWP|16
MPDS371A
サーマルパッド・メカニカル・データ
PWP|16
PPTD297B
発注情報
jajsed5b_oa
jajsed5b_pm
6.2
ESD Ratings
VALUE
UNIT
V
(ESD)
Electrostatic discharge
Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001
(1)
±2000
V
Charged-device model (CDM), per JEDEC specification JESD22-C101
(2)
±500
(1)
JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
(2)
JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.