The LM5030 high-voltage PWM controller contains all of the features needed to implement push-pull and bridge topologies, using current-mode control in a small 10-pin package. This device provides two alternating gate driver outputs. The LM5030 includes a high-voltage start-up regulator that operates over a wide input range of 14 V to 100 V. Additional features include: error amplifier, precision reference, dual mode current limit, slope compensation, softstart, sync capability, and thermal shutdown. This high speed IC has total propagation delays less than
100 ns and a 1-MHz capable single-resistor adjustable oscillator.
PART NUMBER | PACKAGE | BODY SIZE (NOM) |
---|---|---|
LM5030 | VSSOP (10) | 3.00 mm × 3.00 mm |
WSON (10) | 4.00 mm × 4.00 mm |
Changes from C Revision (March 2013) to D Revision
Changes from B Revision (March 2013) to C Revision
PIN | I/O | DESCRIPTION | APPLICATION INFORMATION | |
---|---|---|---|---|
NAME | NO. | |||
COMP | 3 | O | Output to the error amplifier | There is an internal 5-kΩ pullup resistor on this pin. The error amplifier provides an active sink. |
CS | 8 | I | Current sense input | Current sense input for current mode control and current limit sensing. Using separate dedicated comparators, if CS exceeds 0.5 V, the outputs will go into cycle-by-cycle current limit. If CS exceeds 0.625 V the outputs will be disabled and a softstart commenced. |
GND | 7 | — | Return | Ground |
OUT1 | 5 | O | Output of the PWM controller | Alternating PWM output gate driver |
OUT2 | 6 | O | Output of the PWM controller | Alternating PWM output gate driver |
RT | 9 | I | Oscillator timing resistor pin and synchronization input | An external resistor sets the oscillator frequency. This pin will also accept synchronization pulses from an external oscillator. |
SS | 10 | I | Dual purpose soft start and shutdown pin | A 10-µA current source and an external capacitor set the softstart timing length. The controller will enter a low power state if the SS pin is pulled below the typical shutdown threshold of 0.45 V. |
VIN | 1 | I | Source input voltage | Input to start-up regulator. Input range 14 to 100 V. |
VFB | 2 | I | Inverting input to the error amplifier | The non-inverting input is internally connected to a 1.25-V reference. |
VCC | 4 | I/O | Output from the internal high-voltage series pass regulator. The regulation setpoint is 7.7 V. |
If an auxiliary winding raises the voltage on this pin above the regulation setpoint, the internal series pass regulator will shutdown, reducing the IC power dissipation. |
WSON DAP |
SUB | — | Die substrate | The exposed die attach pad on the WSON package should be connected to a PCB thermal pad at ground potential. For additional information on using TI's No Pull Back WSON package, refer to WSON Application Note AN-1187 (SNOA401). |
MIN | MAX | UNIT | ||
---|---|---|---|---|
VIN to GND (Survival) | –0.3 | 100 | V | |
VCC to GND (Survival) | –0.3 | 16 | V | |
RT to GND (Survival) | –0.3 | 5.5 | V | |
All other pins to GND (Survival) | –0.3 | 7 | V | |
Power dissipation | Internally Limited | |||
Lead temperature (soldering 4 seconds) | 260 | °C | ||
Operating junction temperature | 150 | °C | ||
Storage temperature, Tstg | –55 | 150 | °C |
VALUE | UNIT | |||
---|---|---|---|---|
V(ESD) | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001(1) | ±2000 | V |
Machine model (MM) | ±200 |
MIN | NOM | MAX | UNIT | ||
---|---|---|---|---|---|
VIN | 14 | 90 | V | ||
TJ Operating junction temperature | –40 | 105 | °C |
THERMAL METRIC(1) | LM5030 | UNIT | ||
---|---|---|---|---|
DGS (VSSOP) | DPR (WSON) | |||
10 PINS | 10 PINS | |||
RθJA | Junction-to-ambient thermal resistance | 158.8 | 38.1 | °C/W |
RθJC(top) | Junction-to-case (top) thermal resistance | 53.6 | 137.1 | °C/W |
RθJB | Junction-to-board thermal resistance | 74.8 | 15.2 | °C/W |
ψJT | Junction-to-top characterization parameter | 5.3 | 0.4 | °C/W |
ψJB | Junction-to-board characterization parameter | 77.6 | 15.4 | °C/W |
RθJC(bot) | Junction-to-case (bottom) thermal resistance | — | 4.6 | °C/W |
PARAMETER | TEST CONDITIONS | MIN(1) | TYP(2) | MAX(1) | UNIT | ||
---|---|---|---|---|---|---|---|
START-UP REGULATOR | |||||||
VCCReg | VCC Regulation | Open ckt | TJ = 25°C | 7.7 | V | ||
full operating junction temperature range | 7.4 | 8.0 | |||||
VCC Current limit | See Figure 2 | TJ = 25°C | 17 | mA | |||
full operating junction temperature range | 10 | ||||||
I-VIN | Start-up regulator leakage (external VCC supply) | VIN = 90 V | TJ = 25°C | 150 | µA | ||
full operating junction temperature range | 500 | ||||||
IIN | Shutdown current | SS = 0 V, VCC = open | TJ = 25°C | 250 | µA | ||
full operating junction temperature range | 350 | ||||||
VCC SUPPLY | |||||||
VCC Undervoltage lockout voltage | TJ = 25°C | VCCReg – 100 mV | V | ||||
full operating junction temperature range | VCCReg – 300 mV | ||||||
Undervoltage hysteresis | TJ = 25°C | 1.6 | V | ||||
full operating junction temperature range | 1.2 | 2.1 | |||||
ICC | Supply current | Cload = 0 | TJ = 25°C | 2 | mA | ||
full operating junction temperature range | 3 | ||||||
ERROR AMPLIFIER | |||||||
GBW | Gain bandwidth | 4 | MHz | ||||
DC gain | 75 | dB | |||||
Input voltage | VFB = COMP | TJ = 25°C | 1.245 | V | |||
full operating junction temperature range | 1.220 | 1.270 | |||||
COMP sink capability | VFB = 1.5 V COMP = 1 V | TJ = 25°C | 13 | mA | |||
full operating junction temperature range | 5 | ||||||
CURRENT LIMIT | |||||||
CS1 | Cycle-by-cyble CS threshold voltage | TJ = 25°C | 0.5 | V | |||
full operating junction temperature range | 0.45 | 0.55 | |||||
CS2 | Restart CS threshold voltage | Resets SS capacitor; auto restart | TJ = 25°C | 0.625 | V | ||
full operating junction temperature range | 0.575 | 0.675 | |||||
ILIM delay to output | CS step from 0-V to 0.6-V time-to-onset of OUT transition (90%) Cload = 0 |
30 | ns | ||||
CS sink current (clocked) | CS = 0.3 V | TJ = 25°C | 6 | mA | |||
full operating junction temperature range | 3 | ||||||
SOFT START AND SHUTDOWN | |||||||
Softstart current source | TJ = 25°C | 10 | µA | ||||
full operating junction temperature range | 7 | 13 | |||||
Softstart to COMP offset | TJ = 25°C | 0.5 | V | ||||
full operating junction temperature range | 0.25 | 0.75 | |||||
Shutdown threshold | TJ = 25°C | 0.45 | V | ||||
full operating junction temperature range | 0.2 | 0.7 | |||||
OSCILLATOR | |||||||
Frequency1 (RT = 26.7K) | TJ = 25°C | 200 | kHz | ||||
full operating junction temperature range | 175 | 225 | |||||
Frequency2 (RT = 8.2K) | TJ = 25°C | 600 | kHz | ||||
full operating junction temperature range | 510 | 690 | |||||
Sync threshold | TJ = 25°C | 3.2 | V | ||||
full operating junction temperature range | 3.8 | ||||||
PWM COMPARATOR | |||||||
Delay to output | COMP set to 2-V CS stepped 0 to 0.4 V, time-to-onset of OUT transition low | 30 | ns | ||||
Max duty cycle | Inferred from deadtime | TJ = 25°C | 49% | ||||
full operating junction temperature range | 47.5% | 50% | |||||
Min duty cycle | COMP = 0 V | full operating junction temperature range | 0% | ||||
COMP to PWM comparator gain | 0.34 | V / V | |||||
COMP open circuit voltage | VFB = 0 V | TJ = 25°C | 5.2 | V | |||
full operating junction temperature range | 4.3 | 6.1 | |||||
COMP short circuit current | VFB = 0 V, COMP = 0 V | TJ = 25°C | 1.1 | mA | |||
full operating junction temperature range | 0.6 | 1.5 | |||||
SLOPE COMPENSATION | |||||||
Slope comp amplitude | Delta increase at PWM Comparator to CS | TJ = 25°C | 105 | mV | |||
full operating junction temperature range | 80 | 130 | |||||
OUTPUT SECTION | |||||||
Deadtime | Cload = 0, 10% to 10% | TJ = 25°C | 135 | ns | |||
full operating junction temperature range | 85 | 185 | |||||
Output high saturation | Iout = 50 mA, VCC – VOUT | TJ = 25°C | 0.25 | V | |||
full operating junction temperature range | 0.75 | ||||||
Output low saturation | IOUT = 100 mA | TJ = 25°C | 0.25 | V | |||
full operating junction temperature range | 0.75 | ||||||
Rise time | Cload = 1 nF | 16 | ns | ||||
Fall time | Cload = 1 nF | 16 | ns | ||||
THERMAL SHUTDOWN | |||||||
Tsd | Thermal shutdown temperature | 165 | °C | ||||
Thermal shutdown hysteresis | 15 | °C |
The LM5030 high-voltage PWM controller contains all of the features needed to implement push-pull and bridge topologies, using current-mode control in a small 10-pin package. Features included are, start-up regulator, dual mode current limit, dual alternating gate drivers, thermal shutdown, softstart, and slope compensation. This high speed IC has total propagation delays < 100 ns. The functional block diagram of the LM5030 is shown in Functional Block Diagram.
The LM5030 is designed for current-mode control converters that require alternating outputs, such as push-pull and half- and full-bridge topologies. The features included in the LM5030 enable all of the advantages of current-mode control, line feed-forward, cycle-by-cycle current limit, and simplified loop compensation. The oscillator ramp is internally buffered and added to the PWM comparator input to provide the necessary slope compensation for current-mode control at higher duty cycles.
The LM5030 contains an internal high-voltage start-up regulator. The input pin (VIN) can be connected directly to line voltages as high as 100 V. The regulator output is internally current limited to 10 mA. Upon power up, the regulator is enabled and sources current into an external capacitor connected to the VCC pin. The recommended capacitance range for the VCC regulator is 0.1 µF to 50 µF. When the voltage on the VCC pin reaches the regulation point of 7.7 V, the controller outputs are enabled. The outputs will remain enabled unless, VCC falls below 6.1 V or if the SS/SHUTDOWN pin is pulled to ground or an over temperature condition occurs. In typical applications, an auxiliary transformer winding is diode connected to the VCC pin. This winding raises the VCC voltage greater than 8 V, effectively shutting off the internal start-up regulator and saving power while reducing the controller dissipation. The external VCC capacitor must be sized such that the self-bias will maintain a VCC voltage greater than 6.1 V during the initial start-up. During a fault mode when the converter self bias winding is inactive, external current draw on the VCC line should be limited as to not exceed the maximum power dissipation of the controller. An external start-up or other bias rail can be used instead of the internal start-up regulator by connecting the VCC and the Vin pins and feeding the external bias voltage (8 V to 15 V) to that node.
An internal high gain error amplifier is provided within the LM5030. The noninverting reference of the amplifier is tied to 1.25 V. In nonisolated applications the power converter output is connected to the VFB pin via the voltage setting resistors and loop compensation is connected between the COMP and VFB pins.
For most isolated applications the error amplifier function is implemented on the secondary side ground. Because the internal error amplifier is configured as an open drain output it can be disabled by connecting VFB to ground. The internal 5-kΩ pullup resistor, connected between the 5-V reference and COMP, can be used as the pullup for an optocoupler or other isolation device.
The PWM comparator compares the compensated current ramp signal to the loop error voltage from the internal error amplifier (COMP pin). This comparator is optimized for speed in order to achieve minimum discernable duty cycles. The comparator polarity is such that 0 V on the COMP pin will cause a zero duty cycle.
The LM5030 contains two levels of over-current protection. If the voltage on the current sense comparator exceeds 0.5 V the present cycle is terminated (cycle-by-cycle current limit). If the voltage on the current sense comparator exceeds 0.625 V, the controller will terminate the present cycle and discharge the softstart capacitor. A small RC filter, located near the controller, is recommended for the CS pin. An internal MOSFET discharges the current sense filter capacitor at the conclusion of every cycle, to improve dynamic performance.
The LM5030 CS and PWM comparators are very fast, and as such will respond to short duration noise pulses. Layout considerations are critical for the current sense filter and sense resistor. The capacitor associated with the CS filter must be placed very close to the device and connected directly to the pins of the IC (CS and RTN). Also if a current sense transformer is used, both leads of the transformer secondary should be routed to the sense resistor, which should also be located close to the IC. If a current sense resistor located in the drive transistor sources is used, for current sense, a low inductance resistor should be chosen. In this case all of the noise sensitive low power grounds should be commoned together around the IC and then a single connection should be made to the power ground (sense resistor ground point).
The second level threshold is intended to protect the power converter by initiating a low duty cycle hiccup mode when abnormally high, fast rising currents occur. During excessive loading, the first level threshold will always be reached and the output characteristic of the converter will be that of a current source but this sustained current level can cause excessive temperatures in the power train especially the output rectifiers. If the second level threshold is reached, the softstart capacitor will be fully discharged, a retry will commence following the discharge detection. The second level threshold will only be reached when a high dV/dt is present at the current sense pin. The signal must be fast enough to reach the second level threshold before the first threshold detector turns off the driver. This can usually happen for a saturated power inductor or shorted load. Excessive filtering on the CS pin, extremely low value current sense resistor or an inductor that does not saturate with excessive loading may prevent the second level threshold from ever being reached.
The LM5030 oscillator is set by a single external resistor connected between the RT pin and return. To set a desired oscillator frequency, the necessary RT resistor can be calculated in Equation 1:
Each output switches at half the oscillator frequency in a push-pull configuration. The LM5030 can also be synchronized to an external clock. The external clock must be of higher frequency than the free running frequency set by the RT resistor. The clock signal should be capacitively coupled into the RT pin with a 100-pF capacitor. A peak voltage level greater than 3 V with respect to ground is required for detection of the sync pulse. The sync pulse width should be set in the 15- to 150-ns range by the external components. The RT resistor is always required, whether the oscillator is free running or externally synchronized. The voltage at the RT pin is internally regulated to a nominal 2 V.
Locate the RT resistor close to the device and connected directly to the pins of the IC (RT and GND).
The PWM comparator compares the current sense signal to the voltage derived from the COMP pin. The COMP voltage is set by either the internal error amplifier or an external error amplifier through an optocoupler. At duty cycles greater than 50% (composite of alternating outputs) current mode control circuits are prone to subharmonic oscillation. By adding an additional ramp signal to the current sense ramp signal this condition can be avoided. The LM5030 integrates this slope compensation by buffering the internal oscillator ramp and summing it internally to the current sense (CS) signal. Additional slope compensation may be added by increasing the source impedance of the current sense signal.
The soft-start feature allows the converter to gradually reach the initial steady state operating point, thus reducing start-up stresses and surges. An internal 10-μA current source and an external capacitor generate a ramping voltage signal that limits the error amplifier output during start-up. In the event of a second level current limit fault, the soft-start capacitor will be fully discharged which disables the output drivers. When the fault condition is no longer present, the soft-start capacitor is released to ramp and gradually restart the converter. The SS pin can also be used to disable the controller. If the SS pin voltage is pulled down below 0.45 V (nominal) the controller will disable the outputs and enter a low power state.
The LM5030 provides two alternating outputs, OUT1 and OUT2. The internal gate drivers can each sink 1.5-A peak each. The maximum duty cycle for each output is inherently limited to less than 50%. The typical deadtime between the falling edge of one gate driver output and the rising edge of the other gate driver output is 135 ns.
Internal thermal-shutdown circuitry is provided to protect the integrated circuit in the event the excessive junction temperature. When activated, typically at 165°C, the controller is forced into a low-power reset state, disabling the output drivers and the bias regulator. This feature is provided to prevent catastrophic failures from accidental device overheating.
The LM5030 is a versatile PWM controller that can be used in the following functional modes:
Details of these circuits can be found in Versatility of the LM5030 PWM Push-Pull Controller, SNVA548.