JAJSF96C April 2018 – October 2021 LM5036
PRODUCTION DATA
PIN | TYPE(1) | DESCRIPTION | |
---|---|---|---|
NAME | NO. | ||
AGND | 2 | G | Analog ground |
BST | 21 | I | Half-bridge high-side gate drive bootstrap |
BST_AUX | 15 | I | Auxiliary supply high-side gate drive bootstrap |
COMP | 3 | I | Control current input to half-bridge PWM comparator |
CS_NEG | 26 | I | Current sense amplifier negative input terminal |
CS_POS | 25 | I | Current sense amplifier positive input terminal |
CS_SET | 27 | I | Current limit setting |
FB_AUX | 12 | I | Auxiliary supply output voltage feedback |
HSG | 22 | O | Half-bridge high-side MOSFET output driver |
LSG | 18 | O | Half-bridge low-side MOSFET output driver |
ON_OFF | 7 | I | Configurable for over voltage protection (OVP) or latch mode |
PGND | 16 | G | Power ground |
RAMP | 24 | I | RAMP signal input to half-bridge PWM comparator |
RD1 | 10 | I | Synchronous rectifier trailing-edge delay |
RD2 | 11 | I | Synchronous rectifier leading-edge delay |
REF | 4 | O | 5-V reference regulator output |
RES | 1 | I | Hiccup mode restart timer |
RON | 6 | I | Auxiliary supply on-time control |
RT/SYNC | 5 | I | Oscillator frequency control or external clock synchronization |
SR1 | 20 | O | Synchronous rectifier PWM control output |
SR2 | 19 | O | Synchronous rectifier PWM control output |
SS | 8 | I | Soft-start input |
SSSR | 9 | I | Synchronous rectifier soft-start input |
SW | 23 | I | Half-bridge switch node |
SW_AUX | 14 | I | Auxiliary supply switch node |
UVLO | 28 | I | Input undervoltage lockout |
VCC | 17 | I | Bias supply |
VIN | 13 | I | Input voltage |
Pad | 29 | G | Exposed thermal pad |