JAJSEY4C March 2018 – October 2021 LM51501-Q1
PRODUCTION DATA
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
The LM51501-Q1 features cycle-by-cycle peak current limit without subharmonic oscillation at high duty cycle. If the sum of the sensed inductor current and the slope compensation ramp exceeds the current limit threshold at the current limit comparator input (VCL), the current limit comparator immediately terminates the present cycle. To minimize the peak current limit variation due to changes in either the supply voltage or the output voltage, the device features a variable current limit threshold which is calculated using Equation 6.
The cycle-by-cycle peak inductor current limit (IPEAK-CL) in steady-state is calculated using Equation 7 and Equation 8:
FSYNC is included in the equation because the peak amplitude of the slope compensation varies with the frequency of the external synchronization clock. Substitute FSW_RT for FSYNC if clock synchronization is not used.
Boost converters have a natural pass-through path from the supply to the load through the high-side power diode (D1). Due to this path, boost converters cannot provide current limit protection when the output voltage is close to or less than the input supply voltage.
A small external RC filter (RF, CF) at the CS pin is required to overcome the leading edge spike of the current sense signal. Select an RF value that is greater than 30 Ω and a CF value that is greater than 1 nF. Due to the effect of the filter, the peak current limit is not valid when the on-time is less than 2 × RF × CF.